Metal capping process for BEOL interconnect with air gaps
    77.
    发明授权
    Metal capping process for BEOL interconnect with air gaps 失效
    带气隙的BEOL互连金属封盖工艺

    公开(公告)号:US07666753B2

    公开(公告)日:2010-02-23

    申请号:US11622188

    申请日:2007-01-11

    IPC分类号: H01L21/76

    摘要: The embodiments of the invention provide a metal capping process for a BEOL interconnect with air gaps. More specifically an apparatus is provided comprising metal lines within a first dielectric. Metal caps are over the metal lines, wherein the metal caps contact the metal lines. In addition, air gaps are between the metal lines, wherein the air gaps are between the metal caps. A second dielectric is also provided over the bottom portion of a first dielectric, wherein a top portion of the second dielectric is over the metal caps, and wherein top portions of the first dielectric and bottom portions of the second dielectric comprise sides of the air gap. The apparatus further includes dielectric caps over the metal lines, wherein the dielectric caps contact the metal caps.

    摘要翻译: 本发明的实施例提供了一种用于具有气隙的BEOL互连的金属封盖工艺。 更具体地,提供了一种包括在第一电介质内的金属线的装置。 金属盖在金属线上方,金属帽与金属线接触。 此外,气隙在金属线之间,其中气隙在金属盖之间。 第二电介质还设置在第一电介质的底部上方,其中第二电介质的顶部在金属帽之上,并且其中第二电介质的第一电介质和底部的顶部包括气隙的侧面 。 该装置还包括金属线上的电介质盖,其中介电帽与金属盖接触。

    RELIABILITY OF WIDE INTERCONNECTS
    79.
    发明申请
    RELIABILITY OF WIDE INTERCONNECTS 失效
    宽互联的可靠性

    公开(公告)号:US20100038790A1

    公开(公告)日:2010-02-18

    申请号:US12191534

    申请日:2008-08-14

    IPC分类号: H01L23/48 H01L21/4763

    摘要: An integrated circuit which includes a semiconductor substrate, a first metal wiring level on the semiconductor substrate which includes metal wiring lines, an interconnect wiring level on the first metal wiring level which includes a via interconnect within an interlevel dielectric, a second metal wiring level on the interconnect wiring level which includes metal wiring lines, at least one metal wiring line having a plurality of dielectric fill shapes that reduces the cross sectional area of the at least one metal wiring line, and wherein the via interconnect makes electrical contact between a metal line in the first wiring level and the at least one metal wiring line in the second wiring level, the via interconnect being adjacent to and spaced from the plurality of dielectric fill shapes. Also disclosed is a method in which a plurality of dielectric fill shapes are placed adjacent to and spaced from a via contact area in a wiring line in a second wiring level.

    摘要翻译: 一种集成电路,其包括半导体衬底,所述半导体衬底上的包括金属布线的第一金属布线级别,所述第一金属布线层上的互连布线级别,其包括层间电介质内的通孔布线,第二金属布线级别 包括金属布线的互连布线层,至少一个具有多个介电填充形状的金属布线,其减小了所述至少一个金属布线的横截面积,并且其中所述通孔互连使金属线 在第一布线级别和第二布线级中的至少一个金属布线中,通孔布线与多个介质填充形状相邻并间隔开。 还公开了一种方法,其中多个介电填充形状被放置成与第二布线层中的布线中的通孔接触区域相邻并间隔开。