-
公开(公告)号:US10123491B2
公开(公告)日:2018-11-13
申请号:US14985128
申请日:2015-12-30
Applicant: STMicroelectronics, Inc.
Inventor: Marco De Fazio , Simon Dodd
Abstract: The present disclosure is directed to a greenhouse or single container for plant growth coupled to the Internet of Things and including a microfluidic die for water or nutrient distribution. The microfluidic die is controllable automatically or with instructions from a remote user, based on sensors included within a growth environment.
-
公开(公告)号:US10117068B2
公开(公告)日:2018-10-30
申请号:US14849823
申请日:2015-09-10
Applicant: STMicroelectronics, Inc.
Inventor: Oleg Logvinov , Aidan Cully , David Lawrence , Michael Macaluso
IPC: H04W4/06 , H04W74/08 , H04L29/06 , H04L12/413 , H04L1/18 , H04L12/18 , H04B3/54 , H04L12/761 , H04L1/00
Abstract: Multicast transmissions do not allow for individual receivers to acknowledge that data was received by each receiver in the network. This is not acceptable for isochronous systems that require specific levels of QoS for each device. A multimedia communications protocol supports using multicast transmissions (one-to-many) in multimedia isochronous systems. A transmitter establishes a Multi-ACKed Multicast protocol within which a group of receiving devices can acknowledge the multicast transmission during a multi-acknowledgment period.
-
公开(公告)号:US10075282B2
公开(公告)日:2018-09-11
申请号:US15049296
申请日:2016-02-22
Applicant: STMicroelectronics, Inc.
Inventor: Charaf Hanna , Benjamin Nelson Darby , Zhifang J Ni , John Wrobbel
IPC: H04L7/00
CPC classification number: H04L7/0008 , H04L12/40052
Abstract: Upstream burst transmit times are dynamically communicated to the transmit unit in grants issued over time and in any order. A critical parameter is when to trigger the operation to order the buffered data stream for transmission. If the ordering operation is triggered too soon, a later grant of an earlier burst transmit time may not be accounted for and the subsequent transmission could violate the transmission order rule. If the ordering operation is triggered too late, the decision to transmit a burst at an earlier burst transmit time may violate the margin rule. To address these concerns, a fetch offset time in advance of each granted burst transmit time is assigned. As each fetch offset time is sequentially reached, a next partial data portion of the buffered data stream is prepared for burst communication.
-
公开(公告)号:US10067223B2
公开(公告)日:2018-09-04
申请号:US14809384
申请日:2015-07-27
Inventor: Darin K. Winterton , Sam Lee
Abstract: An electronic device includes a ranging light source and a reflected light detector. A logic circuit causes the ranging light source to emit ranging light at a target. Reflected light from the target is detected using the reflected light detector, with the reflected light being a portion of the ranging light that reflects from the target back toward the reflected light detector. An intensity of the reflected light is determined using the reflected light detector. A distance to the target is determined based upon time elapsed between activating the ranging light source and detecting the reflected ranging light. Reflectance of the target is calculated, based upon the intensity of the reflected light and the distance to the target.
-
公开(公告)号:US10062714B2
公开(公告)日:2018-08-28
申请号:US15177715
申请日:2016-06-09
Inventor: Bruce Doris , Gauri Karve , Qing Liu
IPC: H01L31/072 , H01L27/12 , H01L29/66 , H01L29/78 , H01L29/417 , H01L21/306 , H01L21/02 , H01L21/8258 , H01L21/84 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/161 , H01L29/165
CPC classification number: H01L27/1211 , H01L21/02057 , H01L21/02532 , H01L21/30604 , H01L21/8258 , H01L21/845 , H01L27/0886 , H01L29/0649 , H01L29/0847 , H01L29/1054 , H01L29/161 , H01L29/165 , H01L29/41783 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/7848 , H01L29/785 , H01L29/7851
Abstract: A fin of silicon-germanium material is formed and covered with an epitaxially grown layer of silicon material. A dummy transistor gate is then formed to extend over a channel of the fin. Sidewall spacers are formed on each side of the dummy transistor gate and directly on top of the expitaxial silicon layer. Epitaxially grown raised source and drain regions are formed on each side of the dummy transistor gate adjacent the sidewall spacers. The dummy transistor gate and a portion of the epitaxial silicon layer (underneath said dummy transistor gate) are removed and replaced by a metal gate.
-
公开(公告)号:US20180239085A1
公开(公告)日:2018-08-23
申请号:US15962633
申请日:2018-04-25
Applicant: STMicroelectronics, Inc.
Inventor: Qing Liu
IPC: G02B6/10 , G02B6/122 , G02B6/13 , C30B25/04 , C30B29/06 , C30B23/04 , G02B6/136 , G02B6/032 , G02B6/12
CPC classification number: G02B6/107 , C30B23/04 , C30B25/04 , C30B29/06 , G02B6/032 , G02B6/122 , G02B6/131 , G02B6/136 , G02B2006/12061 , G02B2006/12173 , G02B2006/12176
Abstract: A strip of sacrificial semiconductor material is formed on top of a non-sacrificial semiconductor material substrate layer. A conformal layer of the non-sacrificial semiconductor material is epitaxially grown to cover the substrate layer and the strip of sacrificial semiconductor material. An etch is performed to selectively remove the strip of sacrificial semiconductor material and leave a hollow channel surrounded by the conformal layer and the substrate layer. Using an anneal, the conformal layer and the substrate layer are reflowed to produce an optical waveguide structure including the hollow channel.
-
公开(公告)号:US10043805B2
公开(公告)日:2018-08-07
申请号:US15197509
申请日:2016-06-29
Applicant: STMICROELECTRONICS, INC.
Inventor: Pierre Morin , Nicolas Loubet
IPC: H01L27/092 , H01L29/78 , H01L29/16 , H01L29/66 , H01L29/10 , H01L29/165
Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed using two epitaxial layers of different lattice constants that are grown over a bulk substrate. A first thin, strained, epitaxial layer may be cut to form strain-relieved base structures for fins. The base structures may be constrained in a strained-relieved state. Fin structures may be epitaxially grown in a second layer over the base structures. The constrained base structures can cause higher amounts of strain to form in the epitaxially-grown fins than would occur for non-constrained base structures.
-
公开(公告)号:US10032912B2
公开(公告)日:2018-07-24
申请号:US14588221
申请日:2014-12-31
Applicant: STMICROELECTRONICS, INC. , GLOBALFOUNDRIES INC. , INTERNATIONAL BUSINESS MACHINES CORPORATION
Inventor: Pierre Morin , Kangguo Cheng , Jody Fronheiser , Xiuyu Cai , Juntao Li , Shogo Mochizuki , Ruilong Xie , Hong He , Nicolas Loubet
IPC: H01L29/78 , H01L29/16 , H01L29/06 , H01L29/66 , H01L21/8238 , H01L27/092
Abstract: A modified silicon substrate having a substantially defect-free strain relaxed buffer layer of SiGe is suitable for use as a foundation on which to construct a high performance CMOS FinFET device. The substantially defect-free SiGe strain-relaxed buffer layer can be formed by making cuts in, or segmenting, a strained epitaxial film, causing edges of the film segments to experience an elastic strain relaxation. When the segments are small enough, the overall film is relaxed so that the film is substantially without dislocation defects. Once the substantially defect-free strain-relaxed buffer layer is formed, strained channel layers can be grown epitaxially from the relaxed SRB layer. The strained channel layers are then patterned to create fins for a FinFET device. In one embodiment, dual strained channel layers are formed—a tensilely strained layer for NFET devices, and a compressively strained layer for PFET devices.
-
公开(公告)号:US10032794B2
公开(公告)日:2018-07-24
申请号:US15795283
申请日:2017-10-27
Inventor: Wai-Kin Li , Chieh-Yu Lin , Yannick Daurelle
IPC: H01L27/12 , H01L21/762 , H01L21/441 , H01L29/40 , H01L23/528 , H01L21/8234 , H01L21/84 , H01L29/08 , H01L27/02 , H01L27/088 , H01L29/06 , H01L21/768
Abstract: A semiconductor device includes a plurality of gates formed upon a semiconductor substrate that includes a plurality of outer active areas (e.g. CMOS/PMOS areas, source/drain regions, etc.) and one or more inner active areas. An isolator is formed upon one or more inner gates associated with the one or more inner active areas. A contact bar electrically connects the outer active areas and/or outer gates and is formed upon the isolator. The isolator electrically insulates the contact bar from the one or more inner active areas and/or the one or more inner gates.
-
公开(公告)号:US10008472B2
公开(公告)日:2018-06-26
申请号:US14753365
申请日:2015-06-29
Applicant: STMICROELECTRONICS, INC.
Inventor: Jefferson Talledo
IPC: H01L23/48 , H01L23/52 , H01L21/00 , H01L23/00 , H01L21/56 , H01L21/78 , H01L21/48 , H01L23/31 , H01L23/495
CPC classification number: H01L24/85 , H01L21/4842 , H01L21/561 , H01L21/78 , H01L23/3121 , H01L23/49503 , H01L23/49544 , H01L23/49582 , H01L24/48 , H01L24/97 , H01L2224/32245 , H01L2224/45124 , H01L2224/45139 , H01L2224/45144 , H01L2224/45147 , H01L2224/48091 , H01L2224/48247 , H01L2224/73265 , H01L2224/97 , H01L2924/181 , H01L2924/00014 , H01L2924/00012 , H01L2224/83 , H01L2224/85 , H01L2924/00015
Abstract: A method is for making a semiconductor device. The method may include providing a lead frame having a recess, forming a sacrificial material in the recess of the lead frame, and mounting an IC on the lead frame. The method may include encapsulating the IC and the lead frame, removing portions of the lead frame to define lead frame contacts for the IC, and removing the sacrificial material to define for each lead frame contact a solder anchoring tab extending outwardly at a lower region and defining a sidewall recess between opposing portions of the solder anchoring tab and the encapsulation material.
-
-
-
-
-
-
-
-
-