Contact formation for ultra-scaled devices
    82.
    发明授权
    Contact formation for ultra-scaled devices 有权
    超大型设备的触点形成

    公开(公告)号:US08937359B2

    公开(公告)日:2015-01-20

    申请号:US13894513

    申请日:2013-05-15

    Abstract: Embodiments of the invention provide approaches for forming gate and source/drain (S/D) contacts. Specifically, the semiconductor device includes a gate transistor formed over a substrate, a S/D contact formed over a trench-silicide (TS) layer and positioned adjacent the gate transistor, and a gate contact formed over the gate transistor, wherein at least a portion of the gate contact is aligned over the TS layer. This structure enables contact with the TS layer, thereby decreasing the distance between the gate contact and the source/drain, which is desirable for ultra-area-scaling.

    Abstract translation: 本发明的实施例提供了用于形成栅极和源极/漏极(S / D)触点的方法。 具体地,半导体器件包括形成在衬底上的栅极晶体管,形成在沟槽硅化物(TS)层上并且邻近栅极晶体管定位的S / D接触,以及形成在栅极晶体管上的栅极接触,其中至少一个 栅极触点的一部分在TS层上对齐。 这种结构使得能够与TS层接触,从而减小栅极接触和源极/漏极之间的距离,这对于超区域缩放是期望的。

    METHODS OF FORMING A SEMICONDUCTOR DEVICE WITH A PROTECTED GATE CAP LAYER AND THE RESULTING DEVICE
    83.
    发明申请
    METHODS OF FORMING A SEMICONDUCTOR DEVICE WITH A PROTECTED GATE CAP LAYER AND THE RESULTING DEVICE 有权
    形成具有保护盖板层和结构设备的半导体器件的方法

    公开(公告)号:US20140264486A1

    公开(公告)日:2014-09-18

    申请号:US13839626

    申请日:2013-03-15

    CPC classification number: H01L29/4232 H01L21/28247 H01L29/66545 H01L29/78

    Abstract: One method includes forming a recessed gate/spacer structure that partially defines a spacer/gate cap recess, forming a gate cap layer in the spacer/gate cap recess, forming a gate cap protection layer on an upper surface of the gate cap layer, and removing portions of the gate cap protection layer, leaving a portion of the gate cap protection layer positioned on the upper surface of the gate cap layer. A device disclosed herein includes a gate/spacer structure positioned in a layer of insulating material, a gate cap layer positioned on the gate/spacer structure, wherein sidewalls of the gate cap layer contact the layer of insulating material, and a gate cap protection layer positioned on an upper surface of the gate cap layer, wherein the sidewalls of the gate cap protection layer also contact the layer of insulating material.

    Abstract translation: 一种方法包括形成凹入的栅极/间隔结构,其部分地限定间隔物/栅极盖凹部,在间隔物/栅极盖凹部中形成栅极盖层,在栅极盖层的上表面上形成栅极盖保护层,以及 去除栅极帽保护层的部分,留下栅极盖保护层的一部分位于栅极盖层的上表面上。 本文公开的装置包括定位在绝缘材料层中的栅极/间隔结构,位于栅极/间隔物结构上的栅极盖层,其中栅极盖层的侧壁接触绝缘材料层,栅极盖保护层 定位在栅极盖层的上表面上,其中栅极盖保护层的侧壁也接触绝缘材料层。

    Etch-resistant spacer formation on gate structure

    公开(公告)号:US10109722B2

    公开(公告)日:2018-10-23

    申请号:US15447210

    申请日:2017-03-02

    Abstract: The disclosure relates to methods of forming etch-resistant spacers in an integrated circuit (IC) structure. Methods according to the disclosure can include: forming a mask on an upper surface of a gate structure positioned over a substrate; forming a spacer material on the substrate, the mask, and exposed sidewalls of the gate structure; forming a separation layer over the substrate and laterally abutting the spacer material to a predetermined height, such that an exposed portion of the spacer material is positioned above an upper surface of the separation layer and at least partially in contact with the mask; and implanting a dopant into the exposed portion of the spacer material to yield a dopant-implanted region within the spacer material, wherein the dopant-implanted region of the spacer material has a greater etch resistivity than a remainder of the spacer material.

Patent Agency Ranking