Nanowire structure with selected stack removed for reduced gate resistance and method of fabricating same
    2.
    发明授权
    Nanowire structure with selected stack removed for reduced gate resistance and method of fabricating same 有权
    选择的叠层的纳米线结构被去除以降低栅极电阻及其制造方法

    公开(公告)号:US09461149B2

    公开(公告)日:2016-10-04

    申请号:US14484916

    申请日:2014-09-12

    Abstract: Methods to fabricate a stacked nanowire field effect transistor (FET) with reduced gate resistance are provided. The nanowire stack in the stacked nanowire FET can be provided by first forming a material stack of alternating sacrificial material layers and nanowire material layer. The sacrificial material layers and selected nanowire material layers in the material stack are subsequently removed to increase a vertical distance between two active nanowire material layers.

    Abstract translation: 提供了制造具有降低的栅极电阻的堆叠的纳米线场效应晶体管(FET)的方法。 可以通过首先形成交替的牺牲材料层和纳米线材料层的材料堆叠来提供堆叠的纳米线FET中的纳米线堆叠。 随后去除材料堆叠中的牺牲材料层和选定的纳米线材料层以增加两个活性纳米线材料层之间的垂直距离。

    ADDITIONAL SPACER FOR SELF-ALIGNED CONTACT FOR ONLY HIGH VOLTAGE FINFETS

    公开(公告)号:US20200321332A1

    公开(公告)日:2020-10-08

    申请号:US16376234

    申请日:2019-04-05

    Abstract: A method includes forming a first region including a pair of first FinFETs and a second region including a pair of second FinFETs on a substrate. Each FinFET includes a metal gate having a first spacer adjacent thereto, and each first FinFET has a gate dielectric that is thicker than a gate dielectric of each second FinFET, such that the first FinFETs can be higher voltage input/output devices. The method forms a first contact between the metal gates of the pair of first FinFETs with a second spacer thereabout, the second spacer contacting a portion of each first spacer. The second spacer thus has a portion extending parallel to the metal gates, and a portion extending perpendicular to the metal gates. A second contact is formed between the metal gates of the pair of second FinFETs, and the second contact devoid of the second spacer.

    Silicon nitride layer deposited at low temperature to prevent gate dielectric regrowth high-K metal gate field effect transistors
    5.
    发明授权
    Silicon nitride layer deposited at low temperature to prevent gate dielectric regrowth high-K metal gate field effect transistors 有权
    在低温下沉积氮化硅层,以防止栅介质再生长高K金属栅场效应晶体管

    公开(公告)号:US09269786B2

    公开(公告)日:2016-02-23

    申请号:US14037423

    申请日:2013-09-26

    Abstract: Standard High-K metal gate (HKMG) CMOS technologies fabricated using the replacement metal gate (RMG), also known as gate-last, integration flow, are susceptible to oxygen ingress into the high-K gate dielectric layer and oxygen diffusion into the gate dielectric and semiconductor channel region. The oxygen at the gate dielectric and semiconductor channel interface induces unwanted oxide regrowth that results in an effective oxide thickness increase, and transistor threshold voltage shifts, both of which are highly variable and degrade semiconductor chip performance. By introducing silicon nitride deposited at low temperature, after the metal gate formation, the oxygen ingress and gate dielectric regrowth can be avoided, and a high semiconductor chip performance is maintained.

    Abstract translation: 使用替代金属栅极(RMG)制造的标准高K金属栅极(HKMG)CMOS技术也被称为最终集成流,易受氧进入高K栅介质层和氧气扩散入栅极 电介质和半导体沟道区。 栅极电介质和半导体沟道界面处的氧会引起不必要的氧化物再生长,导致有效的氧化物厚度增加,并且晶体管阈值电压偏移,这两者都是高度可变的并且降低半导体芯片性能。 通过引入在低温下沉积的氮化硅,在金属栅极形成之后,可以避免氧进入和栅介质再生长,并且保持高的半导体芯片性能。

Patent Agency Ranking