Semiconductor device having driving transistors
    5.
    发明授权
    Semiconductor device having driving transistors 有权
    具有驱动晶体管的半导体器件

    公开(公告)号:US08258517B2

    公开(公告)日:2012-09-04

    申请号:US12473055

    申请日:2009-05-27

    IPC分类号: H01L29/08

    摘要: One embodiment exemplarily described herein can be generally characterized as a semiconductor device that includes a lower level device layer located over a semiconductor substrate, an interlayer insulating film located over the lower level device layer and an upper level device layer located over the interlayer insulating film. The lower level device layer may include a plurality of devices formed in the substrate. The upper level device layer may include a plurality of semiconductor patterns and at least one device formed in each of the plurality of semiconductor patterns. The plurality of semiconductor patterns may be electrically isolated from each other. Each of the plurality of semiconductor patterns may include at least one active portion and at least one body contact portion electrically connected to the at least one active portion.

    摘要翻译: 本文示例性描述的一个实施方案通常可以表征为半导体器件,其包括位于半导体衬底上方的较低级器件层,位于下级器件层上的层间绝缘膜和位于层间绝缘膜上方的上位器件层。 下层器件层可以包括形成在衬底中的多个器件。 上级器件层可以包括多个半导体图案和形成在多个半导体图案中的每一个中的至少一个器件。 多个半导体图案可以彼此电隔离。 多个半导体图案中的每一个可以包括至少一个有效部分和至少一个电连接到该至少一个有效部分的主体接触部分。

    Semiconductor device with three-dimensional array structure
    6.
    发明授权
    Semiconductor device with three-dimensional array structure 有权
    具有三维阵列结构的半导体器件

    公开(公告)号:US07646664B2

    公开(公告)日:2010-01-12

    申请号:US11869140

    申请日:2007-10-09

    IPC分类号: G11C8/00

    摘要: A semiconductor memory device including a memory cell array, a first row decoder adjacent the memory cell array, and a second row decoder adjacent the memory cell array. A memory cell array may include first and second memory cell blocks on respective first and second semiconductor layers. The first memory cell block may include a first word line coupled to a first row of memory cells on the first semiconductor layer, the second memory cell block may include a second word line coupled to a second row of memory cells on the second semiconductor layer, and the first word line may be between the first and second semiconductor layers. The first row decoder may be configured to control the first word line, and the second row decoder may be configured to control the second word line. A first wiring may electrically connect the first row decoder and the first word line, and a second wiring may electrically connect the second row decoder and the second word line.

    摘要翻译: 一种半导体存储器件,包括存储单元阵列,与存储单元阵列相邻的第一行解码器以及与存储单元阵列相邻的第二行解码器。 存储单元阵列可以包括在相应的第一和第二半导体层上的第一和第二存储单元块。 第一存储单元块可以包括耦合到第一半导体层上的第一行存储单元的第一字线,第二存储单元块可以包括耦合到第二半导体层上的第二行存储单元的第二字线, 并且第一字线可以在第一和第二半导体层之间。 第一行解码器可以被配置为控制第一字线,并且第二行解码器可以被配置为控制第二字线。 第一布线可以电连接第一行解码器和第一字线,并且第二布线可电连接第二行解码器和第二字线。

    SEMICONDUCTOR DEVICE WITH THREE-DIMENSIONAL ARRAY STRUCTURE
    7.
    发明申请
    SEMICONDUCTOR DEVICE WITH THREE-DIMENSIONAL ARRAY STRUCTURE 有权
    具有三维阵列结构的半导体器件

    公开(公告)号:US20080084729A1

    公开(公告)日:2008-04-10

    申请号:US11869140

    申请日:2007-10-09

    IPC分类号: G11C5/06

    摘要: A semiconductor memory device including a memory cell array, a first row decoder adjacent the memory cell array, and a second row decoder adjacent the memory cell array. A memory cell array may include first and second memory cell blocks on respective first and second semiconductor layers. The first memory cell block may include a first word line coupled to a first row of memory cells on the first semiconductor layer, the second memory cell block may include a second word line coupled to a second row of memory cells on the second semiconductor layer, and the first word line may be between the first and second semiconductor layers. The first row decoder may be configured to control the first word line, and the second row decoder may be configured to control the second word line. A first wiring may electrically connect the first row decoder and the first word line, and a second wiring may electrically connect the second row decoder and the second word line.

    摘要翻译: 一种半导体存储器件,包括存储单元阵列,与存储单元阵列相邻的第一行解码器以及与存储单元阵列相邻的第二行解码器。 存储单元阵列可以包括在相应的第一和第二半导体层上的第一和第二存储单元块。 第一存储单元块可以包括耦合到第一半导体层上的第一行存储单元的第一字线,第二存储单元块可以包括耦合到第二半导体层上的第二行存储单元的第二字线, 并且第一字线可以在第一和第二半导体层之间。 第一行解码器可以被配置为控制第一字线,并且第二行解码器可以被配置为控制第二字线。 第一布线可以电连接第一行解码器和第一字线,并且第二布线可电连接第二行解码器和第二字线。

    One transistor DRAM device and method of forming the same
    9.
    发明授权
    One transistor DRAM device and method of forming the same 有权
    一种晶体管DRAM器件及其形成方法

    公开(公告)号:US07795651B2

    公开(公告)日:2010-09-14

    申请号:US12024459

    申请日:2008-02-01

    IPC分类号: H01L31/112

    摘要: A one transistor DRAM device includes: a substrate with an insulating layer, a first semiconductor layer provided on the insulating layer and including a first source region and a first region which are in contact with the insulating layer and a first floating body between the first source region and the first drain region, a first gate pattern to cover the first floating body, a first interlayer dielectric to cover the first gate pattern, a second semiconductor layer provided on the first interlayer dielectric and including a second source region and a second drain region which are in contact with the first interlayer dielectric and a second floating body between the second source region and the second drain region, and a second gate pattern to cover the second floating body.

    摘要翻译: 一个晶体管DRAM器件包括:具有绝缘层的衬底,设置在绝缘层上的第一半导体层,包括与绝缘层接触的第一源极区域和第一区域以及第一源极 区域和第一漏极区域,覆盖第一浮动体的第一栅极图案,覆盖第一栅极图案的第一层间电介质,设置在第一层间电介质上并包括第二源极区域和第二漏极区域的第二半导体层 其与第一层间电介质接触,第二浮动体与第二源极区和第二漏极区之间接触,第二栅极图案覆盖第二浮体。

    METHODS OF FORMING NAND-TYPE NONVOLATILE MEMORY DEVICES
    10.
    发明申请
    METHODS OF FORMING NAND-TYPE NONVOLATILE MEMORY DEVICES 有权
    形成NAND型非易失性存储器件的方法

    公开(公告)号:US20090233405A1

    公开(公告)日:2009-09-17

    申请号:US12474896

    申请日:2009-05-29

    IPC分类号: H01L21/336

    摘要: Methods of forming a NAND-type nonvolatile memory device include: forming first common drains and first common sources alternatively in an active region which is defined in a semiconductor substrate and extends one direction, forming a first insulating layer covering an entire surface of the semiconductor substrate, patterning the first insulating layer to form seed contact holes which are arranged at regular distance and expose the active region, forming a seed contact structure filling each of the seed contact holes and a semiconductor layer disposed on the first insulating layer and contacting the seed contact structures, patterning the semiconductor layer to form a semiconductor pattern which extends in the one direction and is disposed over the active region, forming second common drains and second common sources disposed alternatively in the semiconductor pattern in the one direction, forming a second insulating layer covering an entire surface of the semiconductor substrate, forming a source line pattern continuously penetrating the second insulating layer, the semiconductor pattern and the first insulating layer, the source line pattern being connected with the first and second common sources, wherein a grain boundary of the semiconductor layer is positioned at a center between the one pair of seed contact structures adjacent to each other, and is positioned over the first common drain or the first common source.

    摘要翻译: 形成NAND型非易失性存储器件的方法包括:在半导体衬底中限定的有源区域中交替形成第一公共漏极和第一公共源,并延伸一个方向,形成覆盖半导体衬底的整个表面的第一绝缘层 图案化第一绝缘层以形成以规则距离布置的暴露有源区域的种子接触孔,形成填充每个种子接触孔的种子接触结构以及设置在第一绝缘层上并接触种子接触的半导体层 结构,图案化所述半导体层以形成在所述一个方向上延伸并设置在所述有源区上方的半导体图案,形成沿所述一个方向交替设置在所述半导体图案中的第二公共漏极和第二公共源,形成第二绝缘层覆盖层 半导体衬底的整个表面 使源极线图案连续地穿过第二绝缘层,半导体图案和第一绝缘层,源极线图案与第一和第二共用源连接,其中半导体层的晶界位于第二绝缘层之间的中心 一对种子接触结构彼此相邻,并且位于第一公共漏极或第一公共源的上方。