Recess reduction for leakage improvement in high density capacitors
    1.
    发明申请
    Recess reduction for leakage improvement in high density capacitors 审中-公开
    高密度电容器的漏电改善减少

    公开(公告)号:US20050233563A1

    公开(公告)日:2005-10-20

    申请号:US10825351

    申请日:2004-04-15

    摘要: The present invention provides a capacitor [205]. The capacitor [205] includes a first conductive layer [206] located on an interconnect structure [226] formed in a dielectric layer [228], a capacitor dielectric layer [208] located over the first conductive layer [206] and a second conductive layer [210] located over the capacitor dielectric layer [208]. The recess relief in the surface of the dielectric layer [228] attributable to a fabrication process has been reduced about the interconnect structure [226] to provide a more planar deposition surface over which the capacitor's [205] layers may be deposited.

    摘要翻译: 本发明提供一种电容器[205]。 电容器[205]包括位于形成在介电层[228]中的互连结构[226]上的第一导电层[206],位于第一导电层[206]上方的电容器介电层[208]和第二导电层 位于电容器介电层[208]上方的层[210]。 由于制造工艺导致的电介质层[228]表面的凹陷已经围绕互连结构[226]减小,以提供更平坦的沉积表面,电容器的[205]层可以沉积在该平面上。

    Mitigation of gate to contact capacitance in CMOS flow
    2.
    发明授权
    Mitigation of gate to contact capacitance in CMOS flow 有权
    栅极接触电容在CMOS流中的缓解

    公开(公告)号:US08119470B2

    公开(公告)日:2012-02-21

    申请号:US11726253

    申请日:2007-03-21

    摘要: Sidewall spacers that are primarily oxide, instead of nitride, are formed adjacent to a gate stack of a CMOS transistor. Individual sidewall spacers are situated between a conductive gate electrode of the gate stack and a conductive contact of the transistor. As such, a capacitance can develop between the gate electrode and the contact, depending on the dielectric constant of the interposed sidewall spacer. Accordingly, forming sidewall spacers out of oxide, which has a lower dielectric constant than nitride, mitigates capacitance that can otherwise develop between these features. Such capacitance is undesirable, at least, because it can inhibit transistor switching speeds. Accordingly, fashioning sidewall spacers as described herein can mitigate yield loss by reducing the number of devices that have unsatisfactory switching speeds and/or other undesirable performance characteristics.

    摘要翻译: 主要是氧化物而不是氮化物的侧壁间隔物邻近CMOS晶体管的栅极叠层形成。 单独的侧壁间隔物位于栅极堆叠的导电栅电极和晶体管的导电接触之间。 因此,取决于插入的侧壁间隔物的介电常数,可以在栅电极和接触之间产生电容。 因此,从具有比氮化物更低的介电常数的氧化物形成侧壁间隔物减轻了另外可能在这些特征之间产生的电容。 这种电容至少是不利的,因为它可以抑制晶体管的切换速度。 因此,如本文所述的形成侧壁间隔件可以通过减少具有不令人满意的切换速度和/或其它不期望的性能特征的设备的数量来减轻产量损失。

    GCIB smoothing of the contact level to improve PZT films
    3.
    发明申请
    GCIB smoothing of the contact level to improve PZT films 审中-公开
    GCIB平滑接触电平以改善PZT薄膜

    公开(公告)号:US20080076191A1

    公开(公告)日:2008-03-27

    申请号:US11525475

    申请日:2006-09-22

    IPC分类号: H01L21/8242

    摘要: A ferroelectric capacitor stack is formed over a metal-dielectric interconnect layer. After forming the interconnect layer, the surface of the interconnect layer is treated with gas cluster ion beam (GCIB) processing. Prior to this processing, the surface typically includes metal recesses. The GCIB processing smoothes these recesses and provides a more level surface on which to form the ferroelectric capacitor stack. When the ferroelectric capacitor stack is formed on this leveled surface, leakage is reduced and yields increased as compared to the case where GCIB processing is not used.

    摘要翻译: 在金属 - 电介质互连层上形成铁电电容器堆叠。 在形成互连层之后,用气体簇离子束(GCIB)处理处理互连层的表面。 在此处理之前,表面通常包括金属凹槽。 GCIB处理平滑了这些凹槽,并提供了一个更高水平的表面,在其上形成铁电电容器叠层。 当在该平坦化表面上形成铁电电容器堆叠时,与不使用GCIB处理的情况相比,泄漏降低并且产量增加。

    Ferroelectric capacitor stack etch cleaning methods
    4.
    发明申请
    Ferroelectric capacitor stack etch cleaning methods 有权
    铁电电容堆栈蚀刻清洗方法

    公开(公告)号:US20060134808A1

    公开(公告)日:2006-06-22

    申请号:US11016400

    申请日:2004-12-17

    IPC分类号: H01L21/00

    摘要: Methods (100) are provided for fabricating a ferroelectric capacitor structure including methods (128) for etching and cleaning patterned ferroelectric capacitor structures in a semiconductor device. The methods comprise etching (140, 200) portions of an upper electrode, etching (141, 201) ferroelectric material, and etching (142, 202) a lower electrode to define a patterned ferroelectric capacitor structure, and etching (143, 206) a portion of a lower electrode diffusion barrier structure. The methods further comprise ashing (144, 203) the patterned ferroelectric capacitor structure using a first ashing process, performing (145, 204) a wet clean process after the first ashing process, and ashing (146, 205) the patterned ferroelectric capacitor structure using a second ashing process directly after the wet clean process at a high temperature in an oxidizing ambient.

    摘要翻译: 提供了用于制造铁电电容器结构的方法(100),其包括用于在半导体器件中蚀刻和清洁图案化的铁电电容器结构的方法(128)。 所述方法包括:上电极的蚀刻(140,200)部分,蚀刻(141,201)铁电材料和蚀刻(142,202)下电极以限定图案化的铁电电容器结构,以及蚀刻(143,206)a 部分下部电极扩散阻挡结构。 所述方法还包括使用第一灰化处理灰化(144,203)所述图案化的铁电电容器结构,在第一灰化过程之后执行(145,204)湿式清洁处理,以及使用所述图案化铁电电容器结构灰化(146,205) 在氧化环境中的高温下在湿式清洁工艺之后直接进行第二次灰化处理。

    Increased drive current by isotropic recess etch
    5.
    发明申请
    Increased drive current by isotropic recess etch 有权
    通过各向同性凹槽蚀刻增加驱动电流

    公开(公告)号:US20060024898A1

    公开(公告)日:2006-02-02

    申请号:US10902360

    申请日:2004-07-29

    IPC分类号: H01L21/336

    摘要: A method (100) of forming a transistor includes forming a gate structure (108) over a semiconductor body and forming recesses (112) using an isotropic etch using the gate structure as an etch mask. The isotropic etch forms a recess in the semiconductor body that extends laterally in the semiconductor body toward a channel portion of the semiconductor body underlying the gate structure. The method further includes epitaxially growing silicon (114) comprising stress-inducing species in the recesses. The source and drain regions are then implanted (120) in the semiconductor body on opposing sides of the gate structure.

    摘要翻译: 形成晶体管的方法(100)包括在半导体主体上形成栅极结构(108)并使用栅极结构作为蚀刻掩模使用各向同性蚀刻形成凹陷(112)。 各向同性蚀刻在半导体本体中形成凹槽,其在半导体本体中横向延伸到栅极结构下方的半导体主体的沟道部分。 该方法还包括在凹槽中外延生长包含应力诱导物质的硅(114)。 然后将源极和漏极区域(120)注入到栅极结构的相对侧上的半导体本体中。

    Method for manufacturing a silicided gate electrode using a buffer layer
    7.
    发明申请
    Method for manufacturing a silicided gate electrode using a buffer layer 有权
    使用缓冲层制造硅化栅电极的方法

    公开(公告)号:US20060121713A1

    公开(公告)日:2006-06-08

    申请号:US11007569

    申请日:2004-12-08

    IPC分类号: H01L21/4763 H01L21/3205

    摘要: The present invention provides a method for manufacturing a semiconductor device and a method for manufacturing an integrated circuit. The method for manufacturing the semiconductor device, among other steps, includes providing a capped polysilicon gate electrode (290) over a substrate (210), the capped polysilicon gate electrode (290) including a buffer layer (260) located between a polysilicon gate electrode layer (250) and a protective layer (270). The method further includes forming source/drain regions (710) in the substrate (210) proximate the capped polysilicon gate electrode (290), removing the protective layer (270) and the buffer layer (260), and siliciding the polysilicon gate electrode layer (250) to form a silicided gate electrode (1110).

    摘要翻译: 本发明提供一种制造半导体器件的方法和集成电路的制造方法。 制造半导体器件的方法以及其他步骤包括在衬底(210)上提供封盖的多晶硅栅电极(290),封装的多晶硅栅电极(290)包括位于多晶硅栅电极 层(250)和保护层(270)。 该方法还包括在靠近封盖的多晶硅栅极(290)的基板(210)中形成源/漏区(710),去除保护层(270)和缓冲层(260),并且将多晶硅栅电极层 (250),以形成硅化物栅电极(1110)。

    Surface treatment of copper to improve interconnect formation
    8.
    发明授权
    Surface treatment of copper to improve interconnect formation 有权
    铜的表面处理以改善互连形成

    公开(公告)号:US06995088B2

    公开(公告)日:2006-02-07

    申请号:US10848219

    申请日:2004-05-18

    IPC分类号: H01L21/44

    摘要: The present invention provides, in one embodiment, a method of forming a copper layer (100) over a semiconductor substrate (105). The method comprises coating a copper seed layer (110) located over a semiconductor substrate with a protective agent (120) to form a protective layer (125). The method also includes placing the semiconductor substrate in an acid bath (145) to remove the protective layer. The method further includes electrochemically depositing a second copper layer (155) on the copper seed layer. Such methods and resulting conductive structures thereof may be advantageously used in methods to manufacture integrated circuits comprising copper interconnects.

    摘要翻译: 在一个实施例中,本发明提供了一种在半导体衬底(105)上形成铜层(100)的方法。 该方法包括用保护剂(120)涂覆位于半导体衬底上的铜籽晶层(110)以形成保护层(125)。 该方法还包括将半导体衬底放置在酸浴(145)中以去除保护层。 该方法还包括在铜籽晶层上电化学沉积第二铜层(155)。 这样的方法及其导电结构可有利地用于制造包括铜互连的集成电路的方法中。

    Silicon recess improvement through improved post implant resist removal and cleans
    9.
    发明申请
    Silicon recess improvement through improved post implant resist removal and cleans 有权
    通过改进的后植入物抗蚀剂去除和清洁来改善硅凹槽

    公开(公告)号:US20060024972A1

    公开(公告)日:2006-02-02

    申请号:US10901827

    申请日:2004-07-29

    IPC分类号: H01L21/302 H01L21/311

    摘要: The present invention provides a process of manufacturing a semiconductor device 200 while reducing silicon loss. In one aspect, the process includes removing a photoresist layer 270 from a semiconductor substrate 235 adjacent a gate 240 and cleaning the semiconductor substrate with a wet clean solution. The removing step includes subjecting the photoresist layer 270 to a plasma ash. The plasma ash removes at least a portion of a crust 275 formed on the photoresist layer 270 but leaves a substantial portion of the photoresist layer 270. The photoresist layer 270 is subjected to a wet etch subsequent to the plasma ash that removes a substantial portion of the photoresist layer 270.

    摘要翻译: 本发明提供一种在减少硅损耗的同时制造半导体器件200的工艺。 在一个方面,该方法包括从邻近门240的半导体衬底235去除光致抗蚀剂层270并用湿清洁溶液清洁半导体衬底。 去除步骤包括使光致抗蚀剂层270经受等离子体灰分。 等离子体灰去除形成在光致抗蚀剂层270上的外壳275的至少一部分,但留下光致抗蚀剂层270的大部分。 光致抗蚀剂层270在等离子体灰之后进行湿法蚀刻,其除去光致抗蚀剂层270的主要部分。

    Stabilization of peroxygen-containing slurries used in a chemical mechanical planarization
    10.
    发明授权
    Stabilization of peroxygen-containing slurries used in a chemical mechanical planarization 有权
    在化学机械平面化中使用的含过氧的浆料的稳定化

    公开(公告)号:US06448182B1

    公开(公告)日:2002-09-10

    申请号:US09447172

    申请日:1999-11-22

    IPC分类号: H01L21302

    摘要: An embodiment of the instant invention is a method of fabricating an electrical device having a structure overlying a semiconductor substrate which is planarized using chemical mechanical planarization, the method comprising the steps of: forming a layer of material over the semiconductor wafer; polishing the layer of material by subjecting it to a polishing pad and a slurry which includes peroxygen; and wherein the slurry additionally includes a stabilizing agent which retards the decomposition of the peroxygen in the slurry. Preferably, the stabilizing agent is comprised of: pyrophosphoric acids, polyphosphonic acids, polyphosphoric acids, Ethylenediamine Tetraacetic acid, a salt of the pyrophosphoric acids, a salt of the polyphosphonic acids, a salt of the polyphosphoric acids, a salt of the Ethylenediamine Tetraacetic acid and any combination thereof. In addition, the stabilizing agent may be comprised of: sodium pyrophosphate decahydrate, sodium pyrophosphate decahydrate, and/or 8-hydroxyquinoline. The decomposition of the peroxygen in the slurry is catalyzed by transition metals included in the slurry, and may be caused by the pH of the slurry. The layer of material is, preferably, comprised of: tungsten, copper, aluminum, a dielectric material, and any combination thereof.

    摘要翻译: 本发明的一个实施例是制造具有覆盖半导体衬底的结构的电子器件的方法,其使用化学机械平面化进行平面化,所述方法包括以下步骤:在半导体晶片上形成材料层; 通过使抛光垫和包括过氧化物的浆料进行抛光来抛光材料层; 并且其中所述浆料另外包括阻止所述浆料中过氧化物分解的稳定剂。 优选地,稳定剂包括:焦磷酸,多膦酸,多磷酸,乙二胺四乙酸,焦磷酸盐,多膦酸的盐,多磷酸的盐,乙二胺四乙酸的盐 及其任何组合。 此外,稳定剂可以包括:十水合焦磷酸钠,十水合焦磷酸钠和/或8-羟基喹啉。 浆料中过氧化物的分解由包含在浆料中的过渡金属催化,并且可能由浆料的pH引起。 材料层优选地包括:钨,铜,铝,介电材料及其任何组合。