Helical compressor and method of assembling the same
    1.
    发明授权
    Helical compressor and method of assembling the same 失效
    螺旋压缩机及其组装方法

    公开(公告)号:US6089834A

    公开(公告)日:2000-07-18

    申请号:US177682

    申请日:1998-10-22

    摘要: In a helical compressor, a helical compression unit is accommodated in the case. The compression unit has a cylinder, a roller eccentrically disposed in the cylinder and a helical blade disposed between an inner surface of the cylinder and the roller for separately forming a plurality of compression chambers therebetween along an axial direction of the roller. A motor unit is accommodated in the case and is operatively connected to the helical compression unit through a rotating shaft for eccentrically rotating the roller in the cylinder through the rotating shaft. According to the rotation of the roller, compressive fluid sucked into a lower compression chamber is moved along an axial direction of the rotating shaft while being sequentially compressed. The helical compression unit and the motor unit is arranged so that the helical compression unit and the motor unit are partially overlapped to each other along the axial direction.

    摘要翻译: 在螺旋压缩机中,螺旋压缩单元容纳在壳体中。 压缩单元具有气缸,偏心地设置在气缸中的辊和设置在气缸的内表面和辊之间的螺旋叶片,用于在辊的轴向方向上分开形成多个压缩室。 马达单元被容纳在壳体中并且通过旋转轴可操作地连接到螺旋压缩单元,用于通过旋转轴使滚筒中的滚筒偏心旋转。 根据辊的旋转,吸入下压缩室的压缩流体沿着旋转轴的轴向被顺序地压缩。 螺旋压缩单元和马达单元布置成使得螺旋压缩单元和马达单元沿轴向方向彼此部分地重叠。

    Evaluation indication system, evaluation indication method and computer-readable storage medium
    2.
    发明授权
    Evaluation indication system, evaluation indication method and computer-readable storage medium 有权
    评价指标体系,评价指标法和计算机可读存储介质

    公开(公告)号:US09151630B2

    公开(公告)日:2015-10-06

    申请号:US13523193

    申请日:2012-06-14

    IPC分类号: G06F19/00 G06G7/70 G01C21/34

    摘要: Evaluation indication systems, methods, and programs display a current position of a vehicle and a map around the current position on a display unit, acquire current evaluations that indicate evaluations of fuel consumption in current travel of the vehicle by unit sections, and acquire previous evaluations that indicate evaluations of fuel consumption of the vehicle in a past prior to the current travel by unit sections. The systems, methods, and programs indicate the current evaluations and the previous evaluations together by unit sections on the map.

    摘要翻译: 评估指示系统,方法和程序在显示单元上显示车辆的当前位置和当前位置周围的地图,获取指示车辆按单元部分的当前行驶中的燃料消耗的评估的当前评估,并且获取先前的评估 这表示在单位部门当前旅行之前过去的车辆燃料消耗的评估。 系统,方法和程序通过地图上的单位部分一起显示当前的评估和以前的评估。

    Image processing method and apparatus
    4.
    发明授权
    Image processing method and apparatus 失效
    图像处理方法和装置

    公开(公告)号:US08320703B2

    公开(公告)日:2012-11-27

    申请号:US11945729

    申请日:2007-11-27

    申请人: Hiroyuki Mizuno

    发明人: Hiroyuki Mizuno

    IPC分类号: G06K9/40

    CPC分类号: G06T5/006

    摘要: An image processing method executes image processing to correct a non-uniform perceived resolution caused by image distortion correction, thereby achieving a uniform perceived resolution over an entire displayed image. The image processing method includes the step of adjusting an aperture compensation signal using distortion correcting data to correct a non-uniform perceived resolution caused in an image through partial conversion of magnification ratio by image distortion correction, thereby achieving a uniform perceived resolution.

    摘要翻译: 图像处理方法执行图像处理以校正由图像失真校正引起的不均匀的感知分辨率,从而在整个显示图像上实现均匀的感知分辨率。 图像处理方法包括使用失真校正数据调整孔径补偿信号的步骤,以通过图像失真校正通过部分转换放大率来校正在图像中引起的不均匀的感觉分辨率,由此实现均匀的感知分辨率。

    Semiconductor device
    5.
    发明授权
    Semiconductor device 失效
    半导体器件

    公开(公告)号:US08199549B2

    公开(公告)日:2012-06-12

    申请号:US12859445

    申请日:2010-08-19

    IPC分类号: G11C5/06

    摘要: The present invention provides a sense circuit for DRAM memory cell to cover the events that a sense time becomes remarkably longer when a power source voltage is lowered, a sense time under the low voltage condition becomes shorter when temperature rises and a sense time changes to a large extent for fluctuation of processes. The present invention provides the following typical effects. A switch means is provided between the bit line BL and local bit line LBL connected to the memory cells for isolation and coupling of these bit lines. The bit line BL is precharged to the voltage of VDL/2, while the local bit line LBL is precharged to the voltage of VDL. The VDL is the maximum amplitude voltage of the bit line BL. A sense amplifier SA comprises a first circuit including a differential MOS pair having the gate connected to the bit line BL and a second circuit connected to the local bit line LBL for full amplitude amplification and for holding the data. When the bit line BL and local bit line LBL are capacitance-coupled via a capacitor, it is recommended to use a latch type sense amplifier SA connected to the local bit line LBL.

    摘要翻译: 本发明提供了一种用于DRAM存储单元的感测电路,以覆盖当电源电压降低时感测时间变得显着更长的事件,当温度升高时,低电压条件下的感测时间变短,感测时间变为 过程波动很大程度。 本发明提供以下典型的效果。 在位线BL和连接到存储器单元的局部位线LBL之间提供开关装置,用于这些位线的隔离和耦合。 位线BL被预充电到VDL / 2的电压,而局部位线LBL被预充电到VDL的电压。 VDL是位线BL的最大幅度电压。 读出放大器SA包括第一电路,其包括具有连接到位线BL的栅极的差分MOS对,以及连接到用于全幅放大的局部位线LBL并用于保持该数据的第二电路。 当位线BL和本地位线LBL通过电容器电容耦合时,建议使用连接到局部位线LBL的锁存型读出放大器SA。

    Semiconductor integrated circuit device
    6.
    发明授权
    Semiconductor integrated circuit device 有权
    半导体集成电路器件

    公开(公告)号:US08063691B2

    公开(公告)日:2011-11-22

    申请号:US13020169

    申请日:2011-02-03

    IPC分类号: H03L5/00

    摘要: A semiconductor integrated circuit device provided with a first circuit block BLK1, a second circuit block DRV1 and a conversion circuit MIO1 for connecting the first circuit block to the second circuit block. The first circuit block includes a first mode for applying a supply voltage and a second mode for shutting off the supply voltage. The conversion circuit is provided with a function for maintaining the potential of an input node of the second circuit block at an operation potential, thereby suppressing a penetrating current flow when the first circuit block is in the second mode. The conversion circuit (MIO1 to MIO4) are commonly used for connecting circuit blocks.

    摘要翻译: 具有第一电路块BLK1,第二电路块DRV1和用于将第一电路块连接到第二电路块的转换电路MIO1的半导体集成电路器件。 第一电路块包括用于施加电源电压的第一模式和用于关断电源电压的第二模式。 转换电路具有将第二电路块的输入节点的电位维持在操作电位的功能,从而当第一电路块处于第二模式时抑制穿透电流流动。 转换电路(MIO1〜MIO4)通常用于连接电路块。

    Substrate bias switching unit for a low power processor
    7.
    发明授权
    Substrate bias switching unit for a low power processor 失效
    用于低功耗处理器的基板偏置开关单元

    公开(公告)号:US07958379B2

    公开(公告)日:2011-06-07

    申请号:US12346268

    申请日:2008-12-30

    摘要: The feature of the present invention consists in: a processor main circuit for executing program instruction strings on a processor chip; a substrate bias switching unit for switching voltages of substrate biases applied to a substrate of the processor main circuit; and an operation mode control unit for controlling, in response to the execution of an instruction to proceed to a stand-by mode in the processor main circuit, the substrate bias switching unit in such a way that the biases are switched over to voltages for the stand-by mode, and for controlling, in response to an interruption of the stand-by release from the outside, the substrate bias switching unit in such a way that the biases are switched over to voltages for a normal mode, and also for releasing, after the bias voltages switched thereto have been stabilized, the stand-by of the processor main circuit to restart the operation.

    摘要翻译: 本发明的特征在于:处理器主电路,用于在处理器芯片上执行程序指令串; 衬底偏置切换单元,用于切换施加到处理器主电路的衬底的衬底偏压的电压; 以及操作模式控制单元,用于响应于执行处理器主电路中的待机模式的指令,控制所述衬底偏置切换单元,使得所述偏置切换到所述处理器主电路的电压 待机模式,并且为了响应于来自外部的待机释放的中断来控制衬底偏置切换单元,使得偏置被切换到用于正常模式的电压,并且还用于释放 在切换到其上的偏置电压已经稳定之后,处理器主电路的待机重新开始操作。

    Semiconductor integrated circuit device
    8.
    发明申请
    Semiconductor integrated circuit device 审中-公开
    半导体集成电路器件

    公开(公告)号:US20110025409A1

    公开(公告)日:2011-02-03

    申请号:US12923681

    申请日:2010-10-04

    申请人: Hiroyuki Mizuno

    发明人: Hiroyuki Mizuno

    IPC分类号: G05F1/10

    摘要: A semiconductor integrated circuit device for fast and low power operations, comprising a plurality of circuit blocks of a chip, each of which has a plurality of states with different power consumption values. A power management circuit determines the state of each of the circuit blocks so as not to exceed a maximum power consumption value of the semiconductor integrated circuit device by considering the power consumption of each circuit block and by each state transition in each circuit block. The maximum power consumption value may be preset or adjustable after fabrication.

    摘要翻译: 一种用于快速和低功率操作的半导体集成电路器件,包括芯片的多个电路块,每个电路块具有不同功耗值的多个状态。 功率管理电路通过考虑每个电路块的功耗和每个电路块中的每个状态转换来确定每个电路块的状态,以便不超过半导体集成电路器件的最大功耗值。 最大功耗值可以在制造后预设或调节。

    Device and method for image processing, program, and imaging apparatus
    9.
    发明申请
    Device and method for image processing, program, and imaging apparatus 有权
    用于图像处理,程序和成像装置的装置和方法

    公开(公告)号:US20100053366A1

    公开(公告)日:2010-03-04

    申请号:US12461406

    申请日:2009-08-11

    IPC分类号: H04N9/73

    CPC分类号: H04N9/735 H04N5/144

    摘要: An image processing device includes a white balancing unit configured to perform white balancing on an image signal within a pull-in frame defined by the color temperature of a light source to output the resultant signal, and a control unit configured to, when the white balancing unit performs white balancing on an image signal obtained by capturing an image of a subject illuminated by light emitted from a light emitting device, adjust a region of the pull-in frame on the basis of color information of a light emission signal output from the light emitting device.

    摘要翻译: 一种图像处理装置,包括白平衡单元,被配置为对由光源的色温定义的拉入框内的图像信号执行白平衡,以输出结果信号;以及控制单元,被配置为当白平衡 通过拍摄由从发光装置发出的光照射的被摄体的图像而获得的图像信号进行白平衡,基于从光输出的发光信号的颜色信息来调整拉入框的区域 发光装置。