Programmed data verification for a semiconductor memory device
    1.
    发明授权
    Programmed data verification for a semiconductor memory device 有权
    半导体存储器件的程序化数据验证

    公开(公告)号:US09478280B2

    公开(公告)日:2016-10-25

    申请号:US14742726

    申请日:2015-06-18

    Abstract: A semiconductor memory device is configured to perform a first verification operation by setting an initial voltage level of a verification voltage to a first voltage level and boosting the verification voltage during a first period. The semiconductor memory device includes a memory cell array that stores program data, a sensor generating sensing data, and a condition determination unit comparing the program data and the sensing data. A control logic unit includes a verification operation controller configured to selectively perform, based on a result of comparison of the program data and the sensing data, a first verification control operation for controlling a second verification operation by setting the initial voltage level to a second voltage level and boosting the verification voltage during a second period, and a second verification control operation for controlling the second verification operation by setting the initial voltage level to the first voltage level and boosting the verification voltage during the first period.

    Abstract translation: 半导体存储器件被配置为通过将验证电压的初始电压电平设置为第一电压电平并在第一时段期间提高验证电压来执行第一验证操作。 半导体存储器件包括存储程序数据的存储单元阵列,产生检测数据的传感器和比较程序数据和检测数据的条件确定单元。 控制逻辑单元包括验证操作控制器,被配置为基于程序数据和感测数据的比较结果选择性地执行用于通过将初始电压电平设置为第二电压来控制第二验证操作的第一验证控制操作 并且在第二时段期间增强验证电压,以及第二验证控制操作,用于通过将初始电压电平设置为第一电压电平来控制第二验证操作,并在第一时段期间升高验证电压。

    Data storage apparatus, coding unit, systems including the same, method of coding and method of reading data

    公开(公告)号:US10133680B2

    公开(公告)日:2018-11-20

    申请号:US15183319

    申请日:2016-06-15

    Inventor: Dong-Ku Kang

    Abstract: In one embodiment, the data storage apparatus includes a control unit configured to decode at least one input command and configured to generate at least one of a read signal and a start signal in response to the input command. The start signal indicates to start an internal mode determination process. The data storage apparatus also includes a memory unit configured to output data in response to the read signal, and a coding unit configured to start and perform the internal mode determination process in response to the start signal. The internal mode determination process includes autonomously determining a coding mode, and the coding unit is configured to code the output data based on the determined coding mode to produce coded data.

    Over-sampling read operation for a flash memory device
    3.
    发明授权
    Over-sampling read operation for a flash memory device 有权
    闪存设备的过采样读取操作

    公开(公告)号:US09058890B2

    公开(公告)日:2015-06-16

    申请号:US13926297

    申请日:2013-06-25

    Inventor: Dong-Ku Kang

    CPC classification number: G11C16/26 G11C11/5642

    Abstract: A flash memory device and a reading method are provided where memory cells are divided into at least two groups. Memory cells are selected according to a threshold voltage distribution. Data stored in the selected memory cells are detected and the data is latched corresponding to one of the at least two groups according to a first read operation. A second read operation detects and latches data of the memory cells corresponding to another one of the at least two groups. The data is processed through a soft decision algorithm during the second read operation.

    Abstract translation: 提供闪存器件和读取方法,其中存储器单元被分成至少两组。 根据阈值电压分布选择存储单元。 根据第一读取操作,检测存储在所选择的存储器单元中的数据并且对应于至少两个组中的一个锁存数据。 第二读取操作检测并锁存与至少两个组中的另一组对应的存储单元的数据。 在第二次读取操作期间通过软判决算法处理数据。

    Non-volatile memory device and method of programming the same

    公开(公告)号:US09858993B2

    公开(公告)日:2018-01-02

    申请号:US15601698

    申请日:2017-05-22

    Inventor: Dong-Ku Kang

    Abstract: A non-volatile memory device and a method of programming a non-volatile memory device including a plurality of memory cells that are stacked in a vertical direction over a substrate and connected to n word lines, wherein n is an integer greater than or equal to 3. The method includes programming memory cells of second to n−1-th word lines, from among first to n-th word lines that are sequentially disposed in the vertical direction over the substrate, to a multi-level state, wherein a multi-level program operation is sequentially performed from the second to n−1-th word lines in an order in which the word lines are disposed; and programming memory cells of the first word line to a single level state after the programming memory cells of the second to n−1-th word lines to a multi-level state.

    Nonvolatile memory device maintaining a bitline precharge during program verification periods for multi-level memory cells and related programming method
    6.
    发明授权
    Nonvolatile memory device maintaining a bitline precharge during program verification periods for multi-level memory cells and related programming method 有权
    在多级存储器单元的程序验证期间保持位线预充电的非易失性存储器件和相关编程方法

    公开(公告)号:US09418747B2

    公开(公告)日:2016-08-16

    申请号:US14227314

    申请日:2014-03-27

    Abstract: A nonvolatile memory device comprises a memory cell array comprising multiple memory cells disposed at intersections of corresponding word lines and bitlines, and multiple page buffers connected to the bitlines, respectively, and performing consecutive verify read operations on selected memory cells programmed in first to N-th logic states (N>2), wherein, in the consecutive verify read operations, the bitlines are placed in a precharged state by precharging them to a first level during a verification period of memory cells programmed in the first logic state, are maintained in the precharged state during verification periods of memory cells programmed in the second to (N−1)-th logic states, and are discharged after a verification period of memory cells programmed in the N-th logic state.

    Abstract translation: 非易失性存储器件包括存储单元阵列,该存储单元阵列包括设置在相应字线和位线的交点处的多个存储器单元,以及分别连接到位线的多页缓冲器,以及对在第一至第N编程中选定的存储器单元执行连续验证读操作, 逻辑状态(N> 2),其中,在连续验证读取操作中,通过在第一逻辑状态中编程的存储器单元的验证周期期间将位线预先充电到第一电平,将位线置于预充电状态 以第二到第(N-1)逻辑状态编程的存储器单元的验证期间的预充电状态,并且在以第N逻辑状态编程的存储单元的验证周期之后放电。

Patent Agency Ranking