Multi BLCS for multi-state verify and multi-level QPW

    公开(公告)号:US10984877B1

    公开(公告)日:2021-04-20

    申请号:US16717233

    申请日:2019-12-17

    Abstract: An apparatus and method for a multi-state verify of a memory array are provided. A sense circuit of a memory device is connected to a bit line of the memory array. The sense circuit includes a first voltage clamp, a second voltage clamp, and a program data latch disposed on the bit line. The first and second voltage clamps are biased to first and second voltages, respectively, where the first voltage is lower than the second voltage. When a high bias is applied to the program data latch, the program data latch is in an OFF state, and the first voltage clamp limits the bias on the bit line to the first voltage. When a low bias is applied to the program data latch, the program data latch is in an ON state, and the second voltage clamp limits the bias on the bit line to the second voltage.

    NAND PLANE BOUNDARY SHRINK
    2.
    发明公开

    公开(公告)号:US20240215240A1

    公开(公告)日:2024-06-27

    申请号:US18358584

    申请日:2023-07-25

    CPC classification number: H10B43/27 H10B41/27 H10B41/41 H10B43/40

    Abstract: Technology is disclosed herein for a memory device having a narrow gap between planes and a method of shrinking the gap between planes. A first and second adjacent planes each has a word line (WL) hookup region at mid-plane. A dummy array region resides between the two planes. The dummy array region may contain a stack of alternating layers of a first insulating material and a second insulating material. There is a first electrical isolation structure between the dummy array region and a stack in the first plane. There is a second electrical isolation structure between the dummy array region and a stack in a second plane. The electrical isolation structures may be formed in narrow trenches. The combination of the dummy array region and the two electrical isolation structures results in a very short gap between the adjacent planes.

    Reference current generator control scheme for sense amplifier in NAND design

    公开(公告)号:US11222694B1

    公开(公告)日:2022-01-11

    申请号:US16985837

    申请日:2020-08-05

    Abstract: A storage device is disclosed herein. The storage device, comprises: a non-volatile memory including control circuitry and an array of memory cells formed using a set of word lines and a set of bit lines; and a reference current generator circuit configured to receive an input voltage from a voltage supply and generate therefrom a plurality of outputs, each output of the plurality of outputs used to generate one or more bias voltages/currents for one or more control signals. The control circuitry is configured to: receive a refresh read operation command; and adapt operation of the reference current generator circuit based on receiving the refresh read operation command. This proposal is also applicable for other test modes, such as SA stress, soft and preprogram, and SA test modes.

    Source line voltage control for NAND memory

    公开(公告)号:US11139022B1

    公开(公告)日:2021-10-05

    申请号:US16908467

    申请日:2020-06-22

    Abstract: An example of an apparatus includes a plurality of memory cells arranged in a plurality of NAND strings that are connected to a source line and a control circuit connected to the source line. The control circuit is configured to provide a first current to the source line to pre-charge the source line to a target voltage for sensing data states of the plurality of memory cells and provide a second current to the source line to return the source line to the target voltage in a recovery period between sensing data states. The control circuit is configured to provide the second current at any one of a plurality of current levels.

    VHSA-VDDSA generator merging scheme

    公开(公告)号:US10971209B1

    公开(公告)日:2021-04-06

    申请号:US16593576

    申请日:2019-10-04

    Abstract: A memory device is provided including physical block circuitry including a first lateral network arrangement and a second lateral network arrangement. Each of the first and second lateral network arrangements includes a single generator configured to output both a sense amplifier voltage VHSA and a data latch voltage VDDSA, in each of a first mode and a second mode. In the first mode, during which read and program verify and other operations may occur, the generator receives VHSA as a feedback signal and in the second mode, during which programming, POR, and EVFY operations may occur, the generator receives VDDSA as a feedback signal.

    NOISE REDUCTION IN SENSE AMPLIFIERS FOR NON-VOLATILE MEMORY

    公开(公告)号:US20240331741A1

    公开(公告)日:2024-10-03

    申请号:US18346359

    申请日:2023-07-03

    CPC classification number: G11C7/1048 G11C7/1039 G11C7/12

    Abstract: Techniques are presented to reduce sense amplifier noise from parasitic capacitances that can affect the internal transfer of a data value from a data latch to a sensing node. To transfer the data value, the sensing node is pre-charged and the data value used to set the control gate voltage on a transistor in a discharge path for the sensing node. In the discharge path, the transistor is connected in series with a switch, so that when the switch is turned on, the data value on the transistor's control gate will determine whether or not the sensing node discharges. To reduce noise in the process, before the data value is used to bias the discharge path transistor's control gate, a node between the transistor and switch is charged. Additionally, a lower voltage level can be used to turn on the discharge path switch.

Patent Agency Ranking