Nano-structured semiconductor light-emitting element

    公开(公告)号:US09842966B2

    公开(公告)日:2017-12-12

    申请号:US14764513

    申请日:2014-01-28

    Abstract: There is provided a nanostructure semiconductor light emitting device including a base layer formed of a first conductivity-type semiconductor, a first insulating layer disposed on the base layer and having a plurality of first openings exposing partial regions of the base layer, a plurality of nanocores disposed in the exposed regions of the base layer and formed of the first conductivity-type semiconductor, an active layer disposed on surfaces of the plurality of nanocores positioned to be higher than the first insulating layer, a second insulating layer disposed on the first insulating layer and having a plurality of second openings surrounding the plurality of nanocores and the active layer disposed on the surfaces of the plurality of nanocores, and a second conductivity-type semiconductor layer disposed on the surface of the active layer positioned to be higher than the second insulating layer.

    Method of manufacturing semiconductor device having doped layer
    4.
    发明授权
    Method of manufacturing semiconductor device having doped layer 有权
    制造具有掺杂层的半导体器件的方法

    公开(公告)号:US09236259B2

    公开(公告)日:2016-01-12

    申请号:US14276213

    申请日:2014-05-13

    Abstract: A method of manufacturing a semiconductor device having a doped layer may be provided. The method includes providing a substrate having a first region and a second region, forming a gate dielectric layer on the substrate, forming a first gate electrode layer on the gate dielectric layer, forming a first doped layer on the first gate electrode layer, forming a first capping layer on the first doped layer, forming a mask pattern on the first capping layer in the first region, the mask pattern exposing the first capping layer in the second region, removing the first capping layer and the first doped layer in the second region, removing the mask pattern, and forming a second doped layer on the first capping layer in the first region and the first gate electrode layer in the second region.

    Abstract translation: 可以提供制造具有掺杂层的半导体器件的方法。 该方法包括提供具有第一区域和第二区域的衬底,在衬底上形成栅极电介质层,在栅极电介质层上形成第一栅电极层,在第一栅电极层上形成第一掺杂层,形成第 在所述第一掺杂层上形成第一覆盖层,在所述第一区域中的所述第一覆盖层上形成掩模图案,所述掩模图案在所述第二区域中暴露所述第一覆盖层,在所述第二区域中去除所述第一覆盖层和所述第一掺杂层 去除所述掩模图案,以及在所述第一区域中的所述第一覆盖层和所述第二区域中的所述第一栅极电极层上形成第二掺杂层。

Patent Agency Ranking