CHIP PACKAGE
    2.
    发明申请
    CHIP PACKAGE 有权
    芯片包装

    公开(公告)号:US20120112329A1

    公开(公告)日:2012-05-10

    申请号:US13350690

    申请日:2012-01-13

    IPC分类号: H01L23/495

    摘要: An embodiment of the invention provides a chip package, which includes: a semiconductor substrate having a device region and a non-device region neighboring the device region; a package layer disposed on the semiconductor substrate; a spacing layer disposed between the semiconductor substrate and the package layer and surrounding the device region and the non-device region; a ring structure disposed between the semiconductor substrate and the package layer, and between the spacing layer and the device region, and surrounding a portion of the non-device region; and an auxiliary pattern including a hollow pattern formed in the spacing layer or the ring structure, a material pattern located between the spacing layer and the device region, or combinations thereof.

    摘要翻译: 本发明的一个实施例提供了一种芯片封装,其包括:半导体衬底,具有与器件区域相邻的器件区域和非器件区域; 封装层,设置在所述半导体衬底上; 间隔层,设置在所述半导体衬底和所述封装层之间并且围绕所述器件区域和所述非器件区域; 设置在所述半导体衬底和所述封装层之间以及所述间隔层和所述器件区域之间并围绕所述非器件区域的一部分的环形结构; 以及包括形成在间隔层或环结构中的中空图案的辅助图案,位于间隔层和器件区域之间的材料图案,或其组合。

    CHIP PACKAGE AND METHOD FOR FORMING THE SAME
    3.
    发明申请
    CHIP PACKAGE AND METHOD FOR FORMING THE SAME 有权
    芯片包装及其形成方法

    公开(公告)号:US20120319297A1

    公开(公告)日:2012-12-20

    申请号:US13524985

    申请日:2012-06-15

    IPC分类号: H01L23/48 H01L21/78

    摘要: An embodiment of the invention provides a chip package which includes: a substrate having a plurality of sides and a plurality of corner regions, wherein each of the corner regions is located at an intersection of at least two of the sides of the substrate; a device region formed in the substrate; a conducting layer disposed on the substrate and electrically connected to the device region; an insulating layer disposed between the substrate and the conducting layer; and a carrier substrate, wherein the substrate is disposed on the carrier substrate, and the substrate has a recess extending towards the carrier substrate in at least one of the corner regions.

    摘要翻译: 本发明的实施例提供一种芯片封装,其包括:具有多个侧面和多个拐角区域的基板,其中每个所述拐角区域位于所述基板的至少两个侧面的相交处; 形成在所述基板中的器件区域; 导电层,其设置在所述基板上并电连接到所述器件区域; 设置在所述基板和所述导电层之间的绝缘层; 以及载体基板,其中所述基板设置在所述载体基板上,并且所述基板具有在至少一个所述拐角区域中朝向所述载体基板延伸的凹部。

    INTEGRATED CIRCUIT PACKAGE AND METHOD FOR FABRICATION THEREOF
    9.
    发明申请
    INTEGRATED CIRCUIT PACKAGE AND METHOD FOR FABRICATION THEREOF 有权
    集成电路封装及其制造方法

    公开(公告)号:US20100276774A1

    公开(公告)日:2010-11-04

    申请号:US12836477

    申请日:2010-07-14

    IPC分类号: H01L31/0203 H01L31/02

    摘要: The invention provides an integrated circuit package and method of fabrication thereof. The integrated circuit package comprises an integrated circuit chip having a photosensitive device thereon; a bonding pad formed on an upper surface of the integrated circuit chip and electrically connected to the photosensitive device; a barrier formed between the bonding pad and the photosensitive device; and a conductive layer formed on a sidewall of the integrated circuit chip and electrically connected to the bonding pad. The barrier layer blocks overflow of the adhesive layer into a region, on which the photosensitive device is formed, to improve yield for fabricating the integrated circuit package.

    摘要翻译: 本发明提供一种集成电路封装及其制造方法。 集成电路封装包括其上具有光敏器件的集成电路芯片; 焊盘,形成在集成电路芯片的上表面上并电连接到感光器件; 在焊盘和感光装置之间形成的屏障; 以及形成在集成电路芯片的侧壁上并电连接到接合焊盘的导电层。 阻挡层阻止粘合剂层溢出到形成有感光装置的区域中,以提高制造集成电路封装的成品率。