-
公开(公告)号:US10714607B1
公开(公告)日:2020-07-14
申请号:US16294893
申请日:2019-03-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Huai-Tzu Chiang , Sheng-Hao Lin , Kuan-Hung Liu
IPC: H01L31/0256 , H01L29/778 , H01L29/207
Abstract: According to an embodiment of the present invention, a high electron mobility transistor (HEMT) includes: a buffer layer on a substrate; a carrier transit layer on the buffer layer; a carrier supply layer on the carrier transit layer; a gate electrode on the carrier supply layer; and a source and a drain adjacent to two sides of the gate electrode. Preferably, the carrier supply layer comprises a concentration gradient of aluminum (Al).
-
公开(公告)号:US10211311B2
公开(公告)日:2019-02-19
申请号:US15984426
申请日:2018-05-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Ming Lee , Sheng-Hao Lin , Hsin-Yu Chen , Shou-Wei Hsieh
Abstract: A method for fabricating semiconductor device includes the steps of first forming a metal gate on a substrate and a spacer around the metal gate, in which the metal gate comprises a high-k dielectric layer, a work function metal layer, and a low-resistance metal layer. Next, part of the high-k dielectric layer is removed to form an air gap between the work function metal layer and the spacer.
-
公开(公告)号:US10177231B2
公开(公告)日:2019-01-08
申请号:US15797011
申请日:2017-10-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chien-Hung Chen , Shih-Hsien Huang , Yu-Ru Yang , Huai-Tzu Chiang , Hao-Ming Lee , Sheng-Hao Lin , Cheng-Tzung Tsai , Chun-Yuan Wu
IPC: H01L21/02 , H01L29/06 , H01L29/10 , H01L29/66 , H01L29/78 , H01L21/306 , H01L29/165 , H01L21/3065
Abstract: A semiconductor device comprises a semiconductor substrate and a semiconductor fin. The semiconductor substrate has an upper surface and a recess extending downwards into the semiconductor substrate from the upper surface. The semiconductor fin is disposed in the recess and extends upwards beyond the upper surface, wherein the semiconductor fin is directly in contact with semiconductor substrate, so as to form at least one semiconductor hetero-interface on a sidewall of the recess.
-
公开(公告)号:US20180102411A1
公开(公告)日:2018-04-12
申请号:US15834082
申请日:2017-12-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsin-Yu Chen , Huai-Tzu Chiang , Sheng-Hao Lin , Hao-Ming Lee
IPC: H01L29/06 , H01L29/786 , H01L29/78 , H01L29/66 , H01L21/02 , H01L29/10 , H01L29/423
CPC classification number: H01L29/0673 , B82Y10/00 , H01L21/02532 , H01L21/02667 , H01L21/3247 , H01L29/0649 , H01L29/1033 , H01L29/1083 , H01L29/42392 , H01L29/66439 , H01L29/66742 , H01L29/66772 , H01L29/775 , H01L29/7848 , H01L29/786 , H01L29/78654 , H01L29/78684 , H01L29/78696
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a single crystal substrate, a source/drain structure and a nanowire structure. The source/drain structure is disposed on and contacts with the substrate. The nanowire structure is connected to the source/drain structure.
-
公开(公告)号:US09837493B2
公开(公告)日:2017-12-05
申请号:US14940867
申请日:2015-11-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chien-Hung Chen , Shih-Hsien Huang , Yu-Ru Yang , Huai-Tzu Chiang , Hao-Ming Lee , Sheng-Hao Lin , Cheng-Tzung Tsai , Chun-Yuan Wu
IPC: H01L29/165 , H01L21/02 , H01L21/306 , H01L21/3065 , H01L29/06 , H01L29/78 , H01L29/66 , H01L29/10
CPC classification number: H01L29/165 , H01L21/02532 , H01L21/02609 , H01L21/30604 , H01L21/3065 , H01L29/0657 , H01L29/1054 , H01L29/66795 , H01L29/785
Abstract: A semiconductor device comprises a semiconductor substrate and a semiconductor fin. The semiconductor substrate has an upper surface and a recess extending downwards into the semiconductor substrate from the upper surface. The semiconductor fin is disposed in the recess and extends upwards beyond the upper surface, wherein the semiconductor fin is directly in contact with semiconductor substrate, so as to form at least one semiconductor hetero-interface on a sidewall of the recess.
-
公开(公告)号:US20160336401A1
公开(公告)日:2016-11-17
申请号:US15221617
申请日:2016-07-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsin-Yu Chen , Sheng-Hao Lin , Huai-Tzu Chiang , Hao-Ming Lee
IPC: H01L29/06 , H01L21/324 , H01L29/10 , H01L21/02 , H01L21/306
CPC classification number: H01L29/0673 , B82Y10/00 , B82Y30/00 , B82Y40/00 , H01L21/02164 , H01L21/0217 , H01L21/02488 , H01L21/02532 , H01L21/02603 , H01L21/0262 , H01L21/02636 , H01L21/02639 , H01L21/02664 , H01L21/30604 , H01L21/3247 , H01L29/0669 , H01L29/1033 , H01L29/42392 , H01L29/66439 , H01L29/775 , H01L29/78696
Abstract: The present invention provides some methods for forming at least two different nanowire structures with different diameters on one substrate. Since the diameter of the nanowire structure will influence the threshold voltage (Vt) and the drive currents of a nanowire field effect transistor, in this invention, at least two nanowire structures with different diameters can be formed on one substrate. Therefore, in the following steps, these nanowire structures can be applied in different nanowire field effect transistors with different Vt and drive currents. This way, the flexibility of the nanowire field effect transistors can be improved.
Abstract translation: 本发明提供了在一个基底上形成具有不同直径的至少两种不同纳米线结构的一些方法。 由于纳米线结构的直径将影响纳米线场效应晶体管的阈值电压(Vt)和驱动电流,所以在本发明中,可以在一个衬底上形成具有不同直径的至少两个纳米线结构。 因此,在以下步骤中,这些纳米线结构可以应用于具有不同Vt和驱动电流的不同纳米线场效应晶体管中。 这样,可以提高纳米线场效应晶体管的灵活性。
-
公开(公告)号:US10068963B2
公开(公告)日:2018-09-04
申请号:US14936370
申请日:2015-11-09
Applicant: United Microelectronics Corp.
Inventor: Huai-Tzu Chiang , Sheng-Hao Lin , Hao-Ming Lee , Yu-Ru Yang , Shih-Hsien Huang , Chien-Hung Chen , Chun-Yuan Wu , Cheng-Tzung Tsai
IPC: H01L29/78 , H01L29/16 , H01L29/161 , H01L29/06 , H01L29/10 , H01L29/66 , H01L21/225 , H01L21/768
Abstract: Provided is a FinFET including a substrate, at least one fin and at least one gate. A portion of the at least one fin is embedded in the substrate. The at least one fin includes, from bottom to top, a seed layer, a stress relaxation layer and a channel layer. The at least one gate is across the at least one fin. A method of forming a FinFET is further provided.
-
公开(公告)号:US09954082B1
公开(公告)日:2018-04-24
申请号:US15598260
申请日:2017-05-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Ming Lee , Sheng-Hao Lin , Tzyy-Ming Cheng
IPC: H01L21/00 , H01L27/00 , H01L29/00 , H01L29/66 , H01L27/11568 , H01L27/11521 , H01L29/51 , H01L21/027
CPC classification number: H01L29/66795 , H01L21/28282 , H01L27/1157 , H01L29/517 , H01L29/66545 , H01L29/66833 , H01L29/792
Abstract: A method of fabricating an embedded nonvolatile memory device is disclosed. A semiconductor substrate having thereon a fin body protruding from an isolation layer is provided. A charge storage layer crossing the fin body is formed. An inter-layer dielectric layer is deposited on the semiconductor substrate. The inter-layer dielectric layer is polished to expose a top surface of the charge storage layer. The charge storage layer is then recess etched and cut into separate charge storage structures. A high-k dielectric layer is formed on the charge storage structures. A word line is formed on the high-k dielectric layer.
-
公开(公告)号:US09871102B2
公开(公告)日:2018-01-16
申请号:US14684443
申请日:2015-04-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsin-Yu Chen , Huai-Tzu Chiang , Sheng-Hao Lin , Hao-Ming Lee
IPC: H01L29/66 , H01L29/06 , H01L29/78 , H01L29/786 , H01L29/423 , H01L21/02 , H01L29/10
CPC classification number: H01L29/0673 , H01L21/02532 , H01L21/02667 , H01L21/3247 , H01L29/0649 , H01L29/1083 , H01L29/42392 , H01L29/66742 , H01L29/7848 , H01L29/786
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a single crystal substrate, a source/drain structure and a nanowire structure. The source/drain structure is disposed on and contacts with the substrate. The nanowire structure is connected to the source/drain structure.
-
公开(公告)号:US09698218B2
公开(公告)日:2017-07-04
申请号:US15221617
申请日:2016-07-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hsin-Yu Chen , Sheng-Hao Lin , Huai-Tzu Chiang , Hao-Ming Lee
IPC: H01L29/06 , H01L21/02 , B82Y30/00 , B82Y40/00 , H01L21/324 , H01L21/306 , H01L29/10
CPC classification number: H01L29/0673 , B82Y10/00 , B82Y30/00 , B82Y40/00 , H01L21/02164 , H01L21/0217 , H01L21/02488 , H01L21/02532 , H01L21/02603 , H01L21/0262 , H01L21/02636 , H01L21/02639 , H01L21/02664 , H01L21/30604 , H01L21/3247 , H01L29/0669 , H01L29/1033 , H01L29/42392 , H01L29/66439 , H01L29/775 , H01L29/78696
Abstract: The present invention provides some methods for forming at least two different nanowire structures with different diameters on one substrate. Since the diameter of the nanowire structure will influence the threshold voltage (Vt) and the drive currents of a nanowire field effect transistor, in this invention, at least two nanowire structures with different diameters can be formed on one substrate. Therefore, in the following steps, these nanowire structures can be applied in different nanowire field effect transistors with different Vt and drive currents. This way, the flexibility of the nanowire field effect transistors can be improved.
-
-
-
-
-
-
-
-
-