Thin body field effect transistor including a counter-doped channel area and a method of forming the same

    公开(公告)号:US10283642B1

    公开(公告)日:2019-05-07

    申请号:US15957072

    申请日:2018-04-19

    Abstract: Manufacturing techniques and related semiconductor devices are disclosed in which the channel region of analog transistors and/or transistors operated at higher supply voltages may be formed on the basis of a very thin semiconductor layer in an SOI configuration by incorporating a counter-doped region into the channel region at the source side of the transistor. The counter-doped region may be inserted prior to forming the gate electrode structure. With this asymmetric dopant profile in the channel region, superior transistor performance may be obtained, thereby obtaining a performance gain for transistors formed on the basis of a thin semiconductor base material required for the formation of sophisticated fully depleted transistor elements.

    SEMICONDUCTOR STRUCTURE INCLUDING A NONVOLATILE MEMORY CELL AND METHOD FOR THE FORMATION THEREOF
    5.
    发明申请
    SEMICONDUCTOR STRUCTURE INCLUDING A NONVOLATILE MEMORY CELL AND METHOD FOR THE FORMATION THEREOF 有权
    包含非易失性存储单元的半导体结构及其形成方法

    公开(公告)号:US20170047336A1

    公开(公告)日:2017-02-16

    申请号:US14918048

    申请日:2015-10-20

    Abstract: A semiconductor structure includes a nonvolatile memory cell including a source region, a channel region and a drain region that are provided in a semiconductor material. The channel region includes a first portion adjacent the source region and a second portion between the first portion of the channel region and the drain region. An electrically insulating floating gate is provided over the first portion of the channel region. The nonvolatile memory cell further includes a select gate and a control gate. The first portion of the select gate is provided over the second portion of the channel region. The second portion of the select gate is provided over a portion of the floating gate that is adjacent to the first portion of the select gate. The control gate is provided over the floating gate and adjacent to the second portion of the select gate.

    Abstract translation: 半导体结构包括设置在半导体材料中的包括源极区,沟道区和漏极区的非易失性存储单元。 沟道区域包括邻近源极区域的第一部分和沟道区域的第一部分与漏极区域之间的第二部分。 在沟道区域的第一部分之上提供电绝缘的浮动栅极。 非易失性存储单元还包括选择栅极和控制栅极。 选择栅极的第一部分设置在沟道区域的第二部分上。 选择栅极的第二部分设置在与选择栅极的第一部分相邻的浮置栅极的一部分上。 控制栅极设置在浮动栅极上并且邻近选择栅极的第二部分。

    Performance enhancement in transistors by providing a graded embedded strain-inducing semiconductor region with adapted angles with respect to the substrate surface
    7.
    发明授权
    Performance enhancement in transistors by providing a graded embedded strain-inducing semiconductor region with adapted angles with respect to the substrate surface 有权
    通过提供相对于衬底表面具有适当角度的分级嵌入式应变诱导半导体区域来提高晶体管的性能

    公开(公告)号:US08853752B2

    公开(公告)日:2014-10-07

    申请号:US13661188

    申请日:2012-10-26

    Abstract: In sophisticated semiconductor devices, transistors may be formed on the basis of an efficient strain-inducing mechanism by using an embedded strain-inducing semiconductor alloy. The strain-inducing semiconductor material may be provided as a graded material with a smooth strain transfer into the neighboring channel region in order to reduce the number of lattice defects and provide enhanced strain conditions, which in turn directly translate into superior transistor performance. The superior architecture of the graded strain-inducing semiconductor material may be accomplished by selecting appropriate process parameters during the selective epitaxial growth process without contributing to additional process complexity.

    Abstract translation: 在复杂的半导体器件中,可以通过使用嵌入式应变诱导半导体合金,在有效的应变诱导机制的基础上形成晶体管。 应变诱导半导体材料可以被提供为具有平滑应变转移到相邻沟道区域中的渐变材料,以便减少晶格缺陷的数量并且提供增强的应变条件,这进而直接转化为优异的晶体管性能。 分级应变诱导半导体材料的优越结构可以通过在选择性外延生长工艺期间选择合适的工艺参数而不造成额外的工艺复杂性来实现。

    System and method employing three-dimensional (3D) emulation of in-kerf optical macros

    公开(公告)号:US10733354B2

    公开(公告)日:2020-08-04

    申请号:US16225199

    申请日:2018-12-19

    Abstract: Disclosed are embodiments of a system, method and computer program product for wafer-level design including chip and frame design. The embodiments employ three-dimensional (3D) emulation to preliminarily verify in-kerf optical macros included in a frame design layout. Specifically, 3D images of a given in-kerf optical macro at different process steps are generated by a 3D emulator and a determination is made as to whether or not that macro will be formed as predicted. If not, the plan for the macro is altered using an iterative design process. Once the in-kerf optical macros within the frame design layout have been preliminarily verified, wafer-level design layout verification, including chip and frame design layout verification, is performed. Once the wafer-level design layout has been verified, wafer-level design layout validation, including chip and frame design layout validation, is performed. Optionally, an emulation library can store results of 3D emulation processes for future use.

    PERFORMANCE ENHANCEMENT IN TRANSISTORS BY PROVIDING A GRADED EMBEDDED STRAIN-INDUCING SEMICONDUCTOR REGION WITH ADAPTED ANGLES WITH RESPECT TO THE SUBSTRATE SURFACE
    10.
    发明申请
    PERFORMANCE ENHANCEMENT IN TRANSISTORS BY PROVIDING A GRADED EMBEDDED STRAIN-INDUCING SEMICONDUCTOR REGION WITH ADAPTED ANGLES WITH RESPECT TO THE SUBSTRATE SURFACE 有权
    通过提供相对于基板表面的具有适配角的分级嵌入式应变诱导半导体区域在晶体管中的性能增强

    公开(公告)号:US20140117417A1

    公开(公告)日:2014-05-01

    申请号:US13661188

    申请日:2012-10-26

    Abstract: In sophisticated semiconductor devices, transistors may be formed on the basis of an efficient strain-inducing mechanism by using an embedded strain-inducing semiconductor alloy. The strain-inducing semiconductor material may be provided as a graded material with a smooth strain transfer into the neighboring channel region in order to reduce the number of lattice defects and provide enhanced strain conditions, which in turn directly translate into superior transistor performance. The superior architecture of the graded strain-inducing semiconductor material may be accomplished by selecting appropriate process parameters during the selective epitaxial growth process without contributing to additional process complexity.

    Abstract translation: 在复杂的半导体器件中,可以通过使用嵌入式应变诱导半导体合金,在有效的应变诱导机制的基础上形成晶体管。 应变诱导半导体材料可以被提供为具有平滑应变转移到相邻沟道区域中的渐变材料,以便减少晶格缺陷的数量并且提供增强的应变条件,这进而直接转化为优异的晶体管性能。 分级应变诱导半导体材料的优越结构可以通过在选择性外延生长工艺期间选择合适的工艺参数而不造成额外的工艺复杂性来实现。

Patent Agency Ranking