Method to reduce defects in shallow trench isolations by post liner anneal
    1.
    发明授权
    Method to reduce defects in shallow trench isolations by post liner anneal 有权
    通过后衬板退火来减少浅沟槽隔离缺陷的方法

    公开(公告)号:US06350662B1

    公开(公告)日:2002-02-26

    申请号:US09357244

    申请日:1999-07-19

    IPC分类号: H01L2176

    CPC分类号: H01L21/76224

    摘要: A method to form shallow trench isolations with reduced substrate defects by using a nitrogen anneal is achieved. A silicon substrate is provided. The silicon substrate is etched where not protected by a photoresist mask to form shallow trenches where shallow trench isolations are planned. A liner oxide layer is grown on the interior surfaces of the shallow trenches. The silicon substrate and the liner oxide layer are annealed to reduce or eliminate defects, dislocations, interface traps, and stress in the silicon substrate. An isolation oxide layer is deposited overlying the liner oxide layer and completely filling the shallow trenches. The isolation oxide layer is etched down to the top surface of the silicon substrate and thereby forms the shallow trench isolations. The integrated circuit device is completed.

    摘要翻译: 实现了通过使用氮退火形成具有减少的衬底缺陷的浅沟槽隔离的方法。 提供硅衬底。 蚀刻硅衬底,其中未被光致抗蚀剂掩模保护以形成浅沟槽,其中规划浅沟槽隔离。 在浅沟槽的内表面上生长衬里氧化物层。 对硅衬底和衬里氧化物层进行退火以减少或消除硅衬底中的缺陷,位错,界面陷阱和应力。 隔离氧化物层沉积在衬垫氧化物层上并且完全填充浅沟槽。 隔离氧化物层被蚀刻到硅衬底的顶表面,从而形成浅沟槽隔离。 集成电路装置完成。

    Light shield for CMOS imager
    2.
    发明授权
    Light shield for CMOS imager 有权
    CMOS成像器的屏蔽

    公开(公告)号:US07935994B2

    公开(公告)日:2011-05-03

    申请号:US11066432

    申请日:2005-02-24

    IPC分类号: H01L31/062

    摘要: System and method for providing a light shield for a CMOS imager is provided. The light shield comprises a structure formed above a point between a photo-sensitive element and adjacent circuitry. The structure is formed of a light-blocking material, such as a metal, metal alloy, metal compound, or the like, formed in dielectric layers over the photo-sensitive elements.

    摘要翻译: 提供了一种用于为CMOS成像器提供遮光罩的系统和方法。 光屏蔽包括形成在感光元件和相邻电路之间的点之上的结构。 该结构由光敏元件上的电介质层中形成的诸如金属,金属合金,金属化合物等的遮光材料形成。

    Structure for CMOS image sensor with a plurality of capacitors
    3.
    发明授权
    Structure for CMOS image sensor with a plurality of capacitors 有权
    具有多个电容器的CMOS图像传感器的结构

    公开(公告)号:US07847847B2

    公开(公告)日:2010-12-07

    申请号:US11044922

    申请日:2005-01-27

    IPC分类号: H04N3/14 H04N5/335

    摘要: A CMOS image sensor having increased capacitance that allows a photo-diode to generate a larger current is provided. The increased capacitance reduces noise and the dark signal. The image sensor utilizes a transistor having nitride spacers formed on a buffer oxide layer. Additional capacitance may be provided by various capacitor structures, such as a stacked capacitor, a planar capacitor, a trench capacitor, a MOS capacitor, a MIM/PIP capacitor, or the like. Embodiments of the present invention may be utilized in a 4-transistor pixel or a 3-transistor pixel configuration.

    摘要翻译: 提供了具有允许光电二极管产生较大电流的增加的电容的CMOS图像传感器。 增加的电容可以降低噪声和暗信号。 图像传感器利用形成在缓冲氧化物层上的具有氮化物间隔物的晶体管。 附加电容可以由诸如叠层电容器,平面电容器,沟槽电容器,MOS电容器,MIM / PIP电容器等的各种电容器结构来提供。 本发明的实施例可以用于4-晶体管像素或3-晶体管像素配置。

    GUARD RING STRUCTURE FOR IMPROVING CROSSTALK OF BACKSIDE ILLUMINATED IMAGE SENSOR
    5.
    发明申请
    GUARD RING STRUCTURE FOR IMPROVING CROSSTALK OF BACKSIDE ILLUMINATED IMAGE SENSOR 有权
    用于改进后置照明图像传感器的CROSSTALK的防护环结构

    公开(公告)号:US20080173963A1

    公开(公告)日:2008-07-24

    申请号:US11626757

    申请日:2007-01-24

    IPC分类号: H01L27/14

    摘要: The present disclosure provides a backside illuminated semiconductor device. The device includes a substrate having a front surface and a back surface; a plurality of sensor elements formed in the substrate, each of the plurality of sensor elements is designed and configured to receive light directed towards the back surface; and a sensor isolation feature formed in the substrate, and disposed horizontally between two adjacent elements of the plurality of sensor elements, and vertically between the back surface and the front surface.

    摘要翻译: 本公开提供了背面照明半导体器件。 该装置包括具有前表面和后表面的基板; 形成在所述基板中的多个传感器元件,所述多个传感器元件中的每一个被设计和配置成接收朝向所述后表面的光; 以及形成在所述基板中的传感器隔离特征,并且水平地设置在所述多个传感器元件的两个相邻元件之间,并且在所述后表面和所述前表面之间垂直。

    Semiconductor Device Having Enhanced Photo Sensitivity and Method for Manufacture Thereof
    6.
    发明申请
    Semiconductor Device Having Enhanced Photo Sensitivity and Method for Manufacture Thereof 有权
    具有增强光敏性的半导体器件及其制造方法

    公开(公告)号:US20070120160A1

    公开(公告)日:2007-05-31

    申请号:US11627883

    申请日:2007-01-26

    IPC分类号: H01L31/113

    CPC分类号: H01L27/14689 H01L27/1463

    摘要: Provided are a semiconductor device and a method for its manufacture. In one example, the method includes forming an isolation structure having a first refraction index over a sensor embedded in a substrate. A first layer having a second refraction index that is different from the first refraction index is formed over the isolation structure. The first layer is removed from at least a portion of the isolation structure. A second layer having a third refraction index is formed over the isolation structure after the first layer is removed. The third refraction index is substantially similar to the first refraction index.

    摘要翻译: 提供半导体器件及其制造方法。 在一个示例中,该方法包括在嵌入基板中的传感器上形成具有第一折射率的隔离结构。 在隔离结构上形成具有与第一折射率不同的第二折射率的第一层。 从隔离结构的至少一部分去除第一层。 在去除第一层之后,在隔离结构上形成具有第三折射率的第二层。 第三折射率基本上类似于第一折射率。

    Quantum efficiency enhancement for CMOS Imaging sensor with borderless contact
    7.
    发明申请
    Quantum efficiency enhancement for CMOS Imaging sensor with borderless contact 有权
    CMOS无损触摸传感器的量子效率提升

    公开(公告)号:US20060148119A1

    公开(公告)日:2006-07-06

    申请号:US11360750

    申请日:2006-02-23

    IPC分类号: H01L21/00

    摘要: The present invention is CMOS image sensor and its method of fabrication. This invention provides an efficient structure to improve the quantum efficiency of a CMOS type photodiode with borderless contact. The image sensor comprises a N-well/P-substrate type photodiode with borderless contact and dielectric structure covering the photodiode region. The dielectric structure is located between the photodiode and the interlevel dielectric (ILD) and is used as a buffer layer for the borderless contact. The method of fabricating a high performance photodiode comprises forming a photodiode in the n-well region of a shallow trench, and embedding a dielectric material between the ILD oxide and the photodiode having a refraction index higher than the ILD oxide.

    摘要翻译: 本发明是CMOS图像传感器及其制造方法。 本发明提供了一种提高具有无边界接触的CMOS型光电二极管的量子效率的有效结构。 图像传感器包括覆盖光电二极管区域的无接触接触和介电结构的N阱/ P基板型光电二极管。 电介质结构位于光电二极管和层间电介质(ILD)之间,用作无边界接触的缓冲层。 制造高性能光电二极管的方法包括在浅沟槽的n阱区域中形成光电二极管,并且在ILD氧化物和具有高于ILD氧化物的折射率的光电二极管之间嵌入电介质材料。

    SRAM layout for relaxing mechanical stress in shallow trench isolation technology
    8.
    发明授权
    SRAM layout for relaxing mechanical stress in shallow trench isolation technology 有权
    在浅沟槽隔离技术中放松机械应力的SRAM布局

    公开(公告)号:US06635936B1

    公开(公告)日:2003-10-21

    申请号:US09616975

    申请日:2000-07-14

    IPC分类号: H01L2976

    CPC分类号: H01L27/1112 Y10S257/903

    摘要: An SRAM device has STI regions separated by mesas and doped regions including source/drain regions, active areas, wordline conductors and contacts in a semiconductor substrate is made with a source region has 90° transitions in critical locations. Form a dielectric layer above the active areas. Form the wordline conductors above the active areas transverse to the active areas. The source and drain regions of a pass gate transistor are on the opposite sides of a wordline conductor. Form the sidewalls along the crystal plane. Form the contacts extending down through to the dielectric layer to the mesas. Substrate stress is reduced because the large active area region formed in the substrate assures that the contacts are formed on the surfaces of the mesas are in contact with the mesas formed on the substrate and that the surfaces of the silicon of the mesas are shielded from the contacts.

    摘要翻译: SRAM器件具有通过台面分隔的STI区域,并且包括源极/漏极区域,有源区域,字线导体和半导体衬底中的触点的掺杂区域由源区域在关键位置具有90°转变而制成。 在有效区域之上形成介电层。 在横向于有效区域的有效区域之上形成字线导体。 栅极晶体管的源极和漏极区域位于字线导体的相对侧。 沿着<100>晶面形成侧壁。 形成触点向下延伸到电介质层到台面。 衬底应力减小,因为形成在衬底中的大的有源区域区域确保在台面的<100>表面上形成的触点与形成在衬底上的台面接触,并且硅的<110>表面 台面与触点屏蔽。

    Lateral P-I-N photodiode element with high quantum efficiency for a CMOS image sensor
    9.
    发明授权
    Lateral P-I-N photodiode element with high quantum efficiency for a CMOS image sensor 有权
    用于CMOS图像传感器的具有高量子效率的横向P-I-N光电二极管元件

    公开(公告)号:US06323054B1

    公开(公告)日:2001-11-27

    申请号:US09583398

    申请日:2000-05-31

    IPC分类号: H01L2100

    CPC分类号: H01L27/14609

    摘要: A process for fabricating a lateral photodiode element, for an image sensor cell, with an increased depletion region, has been developed. The process features protecting a portion of the semiconductor substrate from ion implantation procedures used to create the P well, and the N well components of the lateral photodiode element. The protected region, or the space between the P well and N well regions, allows a larger depletion region to be realized, when compared to lateral photodiode elements in which the N well and P well regions butt. The space between the P well and N well regions, between about 0.2 to 0.4 um, result in the desired P well—intrinsic or P type semiconductor substrate—N well, (P-I-N), lateral photodiode element.

    摘要翻译: 已经开发了用于图像传感器单元的具有增加的耗尽区域的横向光电二极管元件的制造方法。 该工艺特征是保护半导体衬底的一部分免受用于产生P阱的离子注入工艺和横向光电二极管元件的N阱部件。 与N阱和P阱区对接的横向光电二极管元件相比,受保护区域或P阱和N阱区域之间的空间允许实现更大的耗尽区域。 在P阱和N阱区之间的间隔在约0.2至0.4μm之间,导致所需的P本征或P型半导体衬底N阱(P-I-N),横向光电二极管元件。

    Technology for high performance buried contact and tungsten polycide
gate integration
    10.
    发明授权
    Technology for high performance buried contact and tungsten polycide gate integration 失效
    技术用于高性能埋地接触和钨硅化合物门集成

    公开(公告)号:US5998269A

    公开(公告)日:1999-12-07

    申请号:US35139

    申请日:1998-03-05

    摘要: A new method of forming an improved buried contact junction is described. A gate silicon oxide layer is provided over the surface of a semiconductor substrate. A polysilicon layer is deposited overlying the gate oxide layer. A hard mask layer is deposited overlying the polysilicon layer. The hard mask and polysilicon layers are etched away where they are not covered by a mask to form a polysilicon gate electrode and interconnection lines wherein gaps are left between the gate electrode and interconnection lines. A layer of dielectric material is deposited over the semiconductor substrate to fill the gaps. The hard mask layer is removed. The polysilicon layer is etched away where it is not covered by a buried contact mask to form an opening to the semiconductor substrate. Ions are implanted to form the buried contact. A refractory metal layer is deposited overlying the buried contact and the polysilicon gate electrode and interconnection lines and planarized to form polycide gate electrodes and interconnection lines. The dielectric material layer is removed. An oxide layer is deposited and anisotropically etched to leave spacers on the sidewalls of the polycide gate electrodes and interconnection lines to complete the formation of a buried contact junction in the fabrication of an integrated circuit.

    摘要翻译: 描述了形成改进的埋地接触结的新方法。 在半导体衬底的表面上设置栅极氧化硅层。 沉积在栅极氧化物层上的多晶硅层。 覆盖多晶硅层的硬掩模层被沉积。 硬掩模和多晶硅层被蚀刻掉,其中它们不被掩模覆盖以形成多晶硅栅电极和互连线,其中间隙留在栅电极和互连线之间。 介电材料层沉积在半导体衬底上以填补间隙。 去除硬掩模层。 多晶硅层被蚀刻掉,其未被掩埋的接触掩模覆盖,以形成到半导体衬底的开口。 植入离子以形成埋入的接触。 沉积覆盖在掩埋触点和多晶硅栅电极和互连线上的难熔金属层并且被平坦化以形成多晶硅栅极电极和互连线。 去除介电材料层。 沉积氧化物层并各向异性蚀刻以在多晶硅栅极电极和互连线的侧壁上留下间隔物,以在集成电路的制造中完成掩埋接触结的形成。