Integrated assemblies having voids along regions of gates, and methods of forming conductive structures

    公开(公告)号:US12150292B2

    公开(公告)日:2024-11-19

    申请号:US17891480

    申请日:2022-08-19

    Inventor: Sanh D. Tang

    Abstract: Some embodiments include an integrated assembly with a semiconductor-material-structure having a first source/drain region, a second source/drain region, and a channel region between the first and second source/drain regions. The semiconductor-material-structure has a first side and an opposing second side. A first conductive structure is adjacent to the first side and is operatively proximate the channel region to gatedly control coupling of the first and second source/drain regions through the channel region. A second conductive structure is adjacent to the second side and is spaced from the second side by an intervening region which includes a void. Some embodiments include methods of forming integrated assemblies.

    Memory arrays
    3.
    发明授权

    公开(公告)号:US11864386B2

    公开(公告)日:2024-01-02

    申请号:US17837879

    申请日:2022-06-10

    CPC classification number: H10B43/27 G06F3/0688 H10B51/00 H10B53/20

    Abstract: A memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually comprise a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. The individual memory cells comprise a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode electrically couples to the first source/drain region. Wordline structures extend elevationally through the insulative material and the memory cells of the vertically-alternating tiers. Individual of the gates that are in different of the memory cell tiers directly electrically couple to individual of the wordline structures. Sense-lines electrically couple to multiple of the second source/drain regions of individual of the transistors. Other embodiments are disclosed.

    Integrated Assemblies Having Voids Along Regions of Gates, and Methods of Forming Conductive Structures

    公开(公告)号:US20220406785A1

    公开(公告)日:2022-12-22

    申请号:US17891480

    申请日:2022-08-19

    Inventor: Sanh D. Tang

    Abstract: Some embodiments include an integrated assembly with a semiconductor-material-structure having a first source/drain region, a second source/drain region, and a channel region between the first and second source/drain regions. The semiconductor-material-structure has a first side and an opposing second side. A first conductive structure is adjacent to the first side and is operatively proximate the channel region to gatedly control coupling of the first and second source/drain regions through the channel region. A second conductive structure is adjacent to the second side and is spaced from the second side by an intervening region which includes a void. Some embodiments include methods of forming integrated assemblies.

    Array of capacitors, an array of memory cells, a method of forming an array of capacitors, and a method of forming an array of memory cells

    公开(公告)号:US11177266B2

    公开(公告)日:2021-11-16

    申请号:US16550917

    申请日:2019-08-26

    Abstract: A method of forming an array of capacitors comprises forming a vertical stack above a substrate. The stack comprises a horizontally-elongated conductive structure and an insulator material directly above the conductive structure. Horizontally-spaced openings are formed in the insulator material to the conductive structure. An upwardly-open container-shaped bottom capacitor electrode is formed in individual of the openings. The bottom capacitor electrode is directly against conductive material of the conductive structure. The conductive structure directly electrically couples the bottom capacitor electrodes together. A capacitor insulator is formed in the openings laterally-inward of the bottom capacitor electrodes. A top capacitor electrode is formed in individual of the openings laterally-inward of the capacitor insulator. The top capacitor electrodes are not directly electrically coupled together. Structure independent of method is disclosed.

Patent Agency Ranking