Thermal treatment for reducing transistor performance variation in ferroelectric memories
    1.
    发明授权
    Thermal treatment for reducing transistor performance variation in ferroelectric memories 有权
    用于降低铁电存储器中晶体管性能变化的热处理

    公开(公告)号:US09548377B2

    公开(公告)日:2017-01-17

    申请号:US14273704

    申请日:2014-05-09

    Abstract: Thermal treatment of a semiconductor wafer in the fabrication of integrated circuits including MOS transistors and ferroelectric capacitors, including those using lead-zirconium-titanate (PZT) ferroelectric material, to reduce variation in the electrical characteristics of the transistors. Thermal treatment of the wafer in a nitrogen-bearing atmosphere in which hydrogen is essentially absent is performed after formation of the transistors and capacitor. An optional thermal treatment of the wafer in a hydrogen-bearing atmosphere prior to deposition of the ferroelectric treatment may be performed.

    Abstract translation: 包括MOS晶体管和铁电电容器在内的集成电路的制造中的半导体晶片的热处理,包括使用钛酸铅锆(PZT)铁电材料的半导体晶片,以减少晶体管的电特性的变化。 在晶体管和电容器形成之后,在基本不存在氢的含氮气氛中对晶片进行热处理。 可以在沉积铁电处理之前,在含氢气氛中对晶片进行可选的热处理。

    eFUSE programming feedback circuits and methods

    公开(公告)号:US12150298B2

    公开(公告)日:2024-11-19

    申请号:US17515147

    申请日:2021-10-29

    Abstract: An integrated circuit (IC), comprising a fuse structure (eFuse) formed in a resistive layer over a semiconductor substrate, the eFuse subject to a change in resistance through the controlled application of a programming current from a programming voltage source connected to a first terminal of the eFuse; a blow transistor formed on or over the substrate and having a control terminal configured to cause the programming current to flow through the eFuse in response to a programming signal; an intermediate transistor formed on or over the substrate and electrically coupled in series between a second terminal of the eFuse and the blow transistor; and, control circuitry formed on or over the substrate and electrically coupled to a node between the second terminal of the eFuse and the intermediate transistor, the control circuitry configured to reduce the flow of programming current through the eFuse in the event that a voltage detected at the node reaches a threshold level.

    MULTIPLE STATE PROGRAMMABLE MEMORY

    公开(公告)号:US20250048656A1

    公开(公告)日:2025-02-06

    申请号:US18228338

    申请日:2023-07-31

    Abstract: Described examples include an integrated circuit having a plurality of nominally identical polycrystalline silicon resistors over a semiconductor substrate. Each of the polysilicon resistors has a resistor body with a first end and a second end, wherein the first end is connected to a current source and the second end is connected to a resistance discriminator. A first proper subset of the resistors have a first resistance, and a second first proper subset of the resistors have a difference second resistance.

    EFUSE PROGRAMMING FEEDBACK CIRCUITS AND METHODS

    公开(公告)号:US20230138308A1

    公开(公告)日:2023-05-04

    申请号:US17515147

    申请日:2021-10-29

    Abstract: An integrated circuit (IC), comprising a fuse structure (eFuse) formed in a resistive layer over a semiconductor substrate, the eFuse subject to a change in resistance through the controlled application of a programming current from a programming voltage source connected to a first terminal of the eFuse; a blow transistor formed on or over the substrate and having a control terminal configured to cause the programming current to flow through the eFuse in response to a programming signal; an intermediate transistor formed on or over the substrate and electrically coupled in series between a second terminal of the eFuse and the blow transistor; and, control circuitry formed on or over the substrate and electrically coupled to a node between the second terminal of the eFuse and the intermediate transistor, the control circuitry configured to reduce the flow of programming current through the eFuse in the event that a voltage detected at the node reaches a threshold level.

    Thermal Treatment for Reducing Transistor Performance Variation in Ferroelectric Memories
    8.
    发明申请
    Thermal Treatment for Reducing Transistor Performance Variation in Ferroelectric Memories 有权
    用于降低铁电存储器中晶体管性能变化的热处理

    公开(公告)号:US20150079698A1

    公开(公告)日:2015-03-19

    申请号:US14273704

    申请日:2014-05-09

    Abstract: Thermal treatment of a semiconductor wafer in the fabrication of integrated circuits including MOS transistors and ferroelectric capacitors, including those using lead-zirconium-titanate (PZT) ferroelectric material, to reduce variation in the electrical characteristics of the transistors. Thermal treatment of the wafer in a nitrogen-bearing atmosphere in which hydrogen is essentially absent is performed after formation of the transistors and capacitor. An optional thermal treatment of the wafer in a hydrogen-bearing atmosphere prior to deposition of the ferroelectric treatment may be performed.

    Abstract translation: 包括MOS晶体管和铁电电容器在内的集成电路的制造中的半导体晶片的热处理,包括使用钛酸铅锆(PZT)铁电材料的半导体晶片,以减少晶体管的电特性的变化。 在晶体管和电容器形成之后,在基本不存在氢的含氮气氛中对晶片进行热处理。 可以在沉积铁电处理之前,在含氢气氛中对晶片进行可选的热处理。

Patent Agency Ranking