THREE-DIMENSIONAL INTEGRATED CIRCUIT STRUCTURE

    公开(公告)号:US20240413136A1

    公开(公告)日:2024-12-12

    申请号:US18223539

    申请日:2023-07-18

    Abstract: The present invention provides a 3D integrated circuit structure formed by stacking semiconductor structures. The semiconductor structures form a multi-die heterogeneous 3D packaging by direct bonding the bonding pads of re-distribution layers. The same or different dies are used to produce the semiconductor structures through the back-end packaging process, and then hybrid bonding technology is used to stack and interconnect the semiconductor structures. The position of the bonding pad can be redefined by re-distribution layer, thereby overcoming the limitations of chip bonding pad position, chip size and quantity.

    WAFER WITH TEST STRUCTURE AND METHOD OF DICING WAFER

    公开(公告)号:US20230018710A1

    公开(公告)日:2023-01-19

    申请号:US17386554

    申请日:2021-07-28

    Abstract: A wafer with a test structure includes a wafer with a front side and a back side. A first die, a second die, a third die and a scribe line are disposed on the wafer. The scribe line is positioned between the dice. The first die includes a first dielectric layer and a first metal connection disposed within and on the first dielectric layer. A test structure and a dielectric layer are disposed on the scribe line, wherein the test structure is on the dielectric layer. Two first trenches are respectively disposed between the first dielectric layer and the dielectric layer and disposed at one side of the dielectric layer. Two second trenches penetrate the wafer, and each of the two second trenches respectively connects to a corresponding one of the two first trenches. A grinding tape covers the front side of the wafer and contacts the test structure.

    SEMICONDUCTOR DEVICE
    8.
    发明公开

    公开(公告)号:US20240222204A1

    公开(公告)日:2024-07-04

    申请号:US18163293

    申请日:2023-02-02

    CPC classification number: H01L22/32 H01L23/481 H01L29/2003 H01L29/7786

    Abstract: Provided is a semiconductor device including a substrate, a semiconductor layer, a source electrode, a first metal layer, a backside via hole, and a backside metal layer. The substrate has a frontside and a backside opposite to each other. The semiconductor layer is disposed on the frontside of the substrate. The source electrode is disposed on the semiconductor layer. The first metal layer is disposed on the source electrode. The backside via hole extends from the backside of the substrate to a bottom surface of the first metal layer. The backside via hole is laterally separated from the source electrode by a non-zero distance. The backside metal layer is disposed on the backside of the substrate and extending to cover a surface of the backside via hole.

    WAFER WITH TEST STRUCTURE AND METHOD OF DICING WAFER

    公开(公告)号:US20240170332A1

    公开(公告)日:2024-05-23

    申请号:US18420779

    申请日:2024-01-24

    Abstract: A wafer with a test structure includes a wafer with a front side and a back side. A first die, a second die, a third die and a scribe line are disposed on the wafer. The scribe line is positioned between the dice. The first die includes a first dielectric layer and a first metal connection disposed within and on the first dielectric layer. A test structure and a dielectric layer are disposed on the scribe line, wherein the test structure is on the dielectric layer. Two first trenches are respectively disposed between the first dielectric layer and the dielectric layer and disposed at one side of the dielectric layer. Two second trenches penetrate the wafer, and each of the two second trenches respectively connects to a corresponding one of the two first trenches. A grinding tape covers the front side of the wafer and contacts the test structure.

Patent Agency Ranking