Abstract:
A signal processing circuit may be provided. The signal processing circuit may include a mask generation circuit configured to output a mask signal in response to an internal control signal and masking information; and a masking circuit configured to mask the internal control signal in response to the mask signal, and output a masked control signal, wherein the mask generation circuit resets the mask signal in response to an internal reset signal, regardless of a pause polarity of the internal control signal.
Abstract:
A dynamic power meter circuit receives a set of clock signals. The clock signals are summed by a clock sum adder, thereby generating a clock sum value. A dynamic power meter output value is generated based at least in part on the clock sum value. In one particular example, a dynamic power meter circuit receives clock signals and from them generates a clock sum model sub-value. The dynamic power meter circuit also receives event signals, and from them generates an architectural event model sub-value. A corresponding pair of clock sum model sub-value and architectural event model sub-value are then ratiometrically combined, thereby generating a dynamic power meter output value. Due to the use of both event signals and clock signals, a stream of dynamic power meter output values is generated that more closely tracks actual dynamic power of a circuit being monitored.
Abstract:
A multi-state switch connected to DATA inputs of a counter, and NAND logic circuitry interconnected with the counter CLOCK and CLEAR inputs and CARRY output determine the number of clock pulses developed for a burst thereof occurring during the period of a lower repetition rate pulse signal applied to the counter and NAND circuit.
Abstract:
A timing pulse generator, which produces a plurality of timing pulses, is controlled by a series connected arrangement of a monostable-multivibrator and a clock pulse generator. The monostable multivibrator or delay is triggered by an output from the timing pulse generator, so as to render the clock pulse generator disabled for a predetermined period of time, whereby both clock pulses and timing pulses will be inhibited for the predetermined period of time.
Abstract:
A control circuit for supplying a modulated train of short duration firing pulses to each of a plurality of thyristors. A pulse suppression circuit is connected to a plurality of oscillator circuits which supply firing pulses to respective thyristors. The pulse suppression circuit disables the output of all oscillator circuits to prevent simultaneous firing of the different thyristors only during starting and only during the period preceeding the firing of each thyristor.
Abstract:
A circuit may include a ring oscillator circuit and monitoring circuitry. The ring oscillator circuit has a group of inverters in a loop, whereby the group of inverters includes first, second, and third output nodes. The monitoring circuitry may monitor for error events in a signal that has passed through the inverters from any one of the first, second, or third output nodes, and may generate first and second monitoring circuitry outputs. The circuit may further include an error correction circuit that produces an error correction output based on the first and second monitoring circuitry outputs. Accordingly, the monitoring circuitry may generate first and second updated monitoring circuitry outputs based on the error correction output. The first and second updated monitoring circuitry outputs may be logically combined using a logic circuit to reset the signal that has passed through the loop.
Abstract:
Aspects of the disclosure provide a data storage circuit. The data storage circuit includes a first latch, a second latch, and a clock gating and buffer circuit. The first latch is configured to provide an intermediate output to the second latch in response to a data input when a clock signal is in a first state and to hold the intermediate output when the clock signal is in a second state, and the second latch is configured to provide a data output in response to the intermediate output and the clock signal. The clock gating and buffer circuit is configured to provide the clock signal, and to suppress providing the clock signal to one or both of the first latch and the second latch when the intermediate output stays unchanged.
Abstract:
An electronic device includes a configurable pulse generator configured to generate a programmable master pulse train. One or more functional circuits of the electronic device includes a programming interface to receive one or more a programmable slave pulse parameters for the one or more functional circuits. The programmable slave pulse parameters are dependent upon the programmable master pulse train. A slave pulse generator generates a slave pulse for one of the functional circuits based on the one or more programmable slave pulse parameters corresponding to the functional circuits relative to the programmable master pulse train.
Abstract:
Electrosurgery apparatus has a processor that generates a data stream output representing the characteristics of the electrosurgery pulses to be generated. The data stream output comprises digitally-represented values indicative respectively of the width of each pulse, the duration of a first period during which pulses are to be generated, the duration of a second period during which pulses are not to be generated, the duration of a third period during which pulses are to be generated and the duration of a fourth period during which pulses are not to be generated. The data stream also includes digital instructions as to whether or not the electrosurgery output is to be cut only and whether it is to include spray coagulation. Three switch control units receive the data stream and provide outputs to three switching circuits, which provide two monopolar and one bipolar output. Each switching circuit includes a transformer connected to receive the outputs from the switch control units.
Abstract:
An integrated circuit includes an input clock generator circuit responsive to an external TTL level clock signal for generating an internal CMOS level system clock signal for its own use and for use by other integrated circuits. The integrated circuit also includes an internal clock generator circuit responsive to either the internal CMOS level system clock signal or an external CMOS level system clock signal for generating internal CMOS level phase clock signals for its own use. As a result, the integrated circuit has a higher speed of operation since the propagation delay between the CMOS level system clock signal and internal clock signals has been minimized.