Metal gate structure for midgap semiconductor device and method of making same
    15.
    发明授权
    Metal gate structure for midgap semiconductor device and method of making same 有权
    中间半导体器件的金属栅极结构及其制造方法

    公开(公告)号:US09496143B2

    公开(公告)日:2016-11-15

    申请号:US13670251

    申请日:2012-11-06

    Inventor: Hoon Kim Kisik Choi

    CPC classification number: H01L21/28088 H01L29/4966

    Abstract: A PFET-based semiconductor gate structure providing a midgap work function for threshold voltage control between that of a NFET and a PFET is created by including an annealed layer of relatively thick TiN to dominate and shift the overall work function down from that of PFET. The structure has a PFET base covered with a high-k dielectric, a layer of annealed TiN, a layer of unannealed TiN, a thin barrier over the unannealed TiN, and n-type metal over the thin barrier.

    Abstract translation: 通过包括相对较厚的TiN的退火层来支配并将整个功函数从PFET的整个功能转移到底部,从而产生用于在NFET和PFET之间进行阈值电压控制的中隙工作功能的基于PFET的半导体栅极结构。 该结构具有覆盖有高k电介质层,退火TiN层,未退火TiN层,未退火TiN上的薄势垒和薄势垒上的n型金属的PFET基极。

    Method of uniform fin recessing using isotropic etch
    17.
    发明授权
    Method of uniform fin recessing using isotropic etch 有权
    使用各向同性蚀刻均匀翅片凹陷的方法

    公开(公告)号:US09391174B1

    公开(公告)日:2016-07-12

    申请号:US14730735

    申请日:2015-06-04

    CPC classification number: H01L29/66795 H01L21/3083

    Abstract: Uniform fin recessing for the situation of recessing nonadjacent fins and the situation of recessing adjacent fins includes providing a starting semiconductor structure, the structure including a semiconductor substrate, multiple fins coupled to the substrate, each fin having a hard mask layer thereover and being surrounded by isolation material. The hard mask layer is then removed over some of the fins, at least partially removing the some of the raised structures, the at least partially removing creating openings, and filling the openings with an optical planarization layer (OPL) material.

    Abstract translation: 针对不相邻散热片的凹陷状况的均匀的翅片凹陷以及相邻散热片的凹陷情况包括提供起始半导体结构,该结构包括半导体衬底,耦合到衬底的多个鳍片,每个散热片具有其上的硬掩模层并被 隔离材料。 然后在一些翅片上去除硬掩模层,至少部分地去除一些凸起结构,至少部分去除创建开口,并用光学平坦化层(OPL)材料填充开口。

    Integrated circuits and methods for fabricating integrated circuits with improved contact structures
    18.
    发明授权
    Integrated circuits and methods for fabricating integrated circuits with improved contact structures 有权
    用于制造具有改进的接触结构的集成电路的集成电路和方法

    公开(公告)号:US09373542B2

    公开(公告)日:2016-06-21

    申请号:US14081749

    申请日:2013-11-15

    Abstract: Integrated circuits with improved contact structures and methods for fabricating integrated circuits with improved contact structures are provided. In an exemplary embodiment, a method for fabricating integrated circuits includes providing a device in and/or on a semiconductor substrate. Further, the method includes forming a contact structure in electrical contact with the device. The contact structure includes silicate barrier portions overlying the device, a barrier metal overlying the device and positioned between the silicate barrier portions, and a fill metal overlying the barrier metal and positioned between the silicate barrier portions.

    Abstract translation: 提供具有改进的接触结构的集成电路和用于制造具有改进的接触结构的集成电路的方法。 在示例性实施例中,用于制造集成电路的方法包括在半导体衬底内和/或半导体衬底上提供器件。 此外,该方法包括形成与该装置电接触的接触结构。 接触结构包括覆盖该装置的硅酸盐阻挡部分,覆盖该装置并且位于硅酸盐阻挡部分之间的阻挡金属以及覆盖该阻挡金属并位于硅酸盐阻挡部分之间的填充金属。

    METHODS OF FORMING SELF-ALIGNED CONTACT STRUCTURES ON SEMICONDUCTOR DEVICES AND THE RESULTING DEVICES
    19.
    发明申请
    METHODS OF FORMING SELF-ALIGNED CONTACT STRUCTURES ON SEMICONDUCTOR DEVICES AND THE RESULTING DEVICES 有权
    在半导体器件和结构器件上形成自对准接触结构的方法

    公开(公告)号:US20160163585A1

    公开(公告)日:2016-06-09

    申请号:US14674460

    申请日:2015-03-31

    Abstract: One method disclosed includes, among other things, forming a structure comprised of an island of a first insulating material positioned between the gate structures above the source/drain region and under a masking layer feature of a patterned masking layer, forming a liner layer that contacts the island of insulating material and the masking layer feature, selectively removing the masking layer feature to thereby form an initial opening that is defined by the liner layer, performing at least one isotropic etching process through the initial opening to remove the island of first insulating material and thereby define a contact opening that exposes the source/drain region, and forming a conductive contact structure in the contact opening that is conductively coupled to the source/drain region.

    Abstract translation: 所公开的一种方法包括形成由位于源/漏区之上的栅极结构之间的第一绝缘材料的岛和图案化掩模层的掩模层特征之下的一个结构,形成接触 绝缘材料岛和掩模层特征,选择性地去除掩模层特征,从而形成由衬里层限定的初始开口,通过初始开口进行至少一个各向同性蚀刻工艺以去除第一绝缘材料岛 从而限定暴露源极/漏极区域的接触开口,以及在与源极/漏极区域导电耦合的接触开口中形成导电接触结构。

    Low line resistivity and repeatable metal recess using CVD cobalt reflow
    20.
    发明授权
    Low line resistivity and repeatable metal recess using CVD cobalt reflow 有权
    低线电阻率和可重复金属凹槽使用CVD钴回流

    公开(公告)号:US09362377B1

    公开(公告)日:2016-06-07

    申请号:US14633998

    申请日:2015-02-27

    Abstract: Methods for forming a semiconductor gate electrode with a reflowed Co layer and the resulting device are disclosed. Embodiments include forming a trench in an ILD on a substrate; forming a high-k dielectric layer, a WF layer, and a Co layer sequentially on sidewall and bottom surfaces of the trench; reflowing a portion of the Co layer from the WF layer on the sidewall surfaces of the trench to the WF layer on the bottom surface of the trench; removing a remainder of the Co layer from the WF layer on the sidewall surfaces of the trench, above an upper surface of the reflowed Co; recessing the WF layer to the upper surface of the reflowed Co layer, forming a cavity above the reflowed Co layer; and filling the cavity with metal to form a gate electrode.

    Abstract translation: 公开了用于形成具有回流Co层的半导体栅电极的方法和所得到的器件。 实施例包括在衬底上形成ILD中的沟槽; 在沟槽的侧壁和底表面上依次形成高k电介质层,WF层和Co层; 将Co层的一部分从沟槽的侧壁表面上的WF层回流到沟槽的底表面上的WF层; 从所述沟槽的侧壁表面上的所述WF层中除去所述Co层的剩余部分,在所述回流Co的上表面上方; 将WF层凹陷到回流Co层的上表面,在回流Co层上方形成空腔; 并用金属填充空腔以形成栅电极。

Patent Agency Ranking