Integrated circuits and methods for fabricating integrated circuits with improved silicide contacts
    11.
    发明授权
    Integrated circuits and methods for fabricating integrated circuits with improved silicide contacts 有权
    用于制造具有改进的硅化物接触的集成电路的集成电路和方法

    公开(公告)号:US09029214B2

    公开(公告)日:2015-05-12

    申请号:US13740974

    申请日:2013-01-14

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided herein. In an embodiment, a method for fabricating an integrated circuit includes forming over a semiconductor substrate a gate structure. The method further includes depositing a non-conformal spacer material around the gate structure. A protection mask is formed over the non-conformal spacer material. The method etches the non-conformal spacer material and protection mask to form a salicidation spacer. Further, a self-aligned silicide contact is formed adjacent the salicidation spacer.

    Abstract translation: 本文提供用于制造集成电路的集成电路和方法。 在一个实施例中,制造集成电路的方法包括在半导体衬底上形成栅极结构。 该方法还包括在栅极结构周围沉积非共形间隔物材料。 在非保形间隔物材料上形成保护罩。 该方法蚀刻非共形间隔物材料和保护掩模以形成防腐隔离物。 此外,邻近该盐化隔离层形成自对准的硅化物接触。

    Integrated circuits and methods of fabrication thereof

    公开(公告)号:US09620589B2

    公开(公告)日:2017-04-11

    申请号:US14246983

    申请日:2014-04-07

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method includes providing a semiconductor substrate, defining a length on the semiconductor substrate corresponding to opposing vertices of a nanowire, removing a portion of the semiconductor substrate to provide a first fin structure and a second fin structure, etching a first cavity proximate to the first side, depositing a protective layer in the first cavity, removing a portion of the protective layer to expose a portion of the semiconductor substrate, and etching a second cavity at the exposed semiconductor substrate where the first and second cavities communicate. The first and second fin structures are adjacent where the length of the first fin structure corresponds to the opposing vertices and has a first side and a second side.

    INTEGRATED CIRCUITS AND METHODS OF FABRICATION THEREOF
    15.
    发明申请
    INTEGRATED CIRCUITS AND METHODS OF FABRICATION THEREOF 有权
    集成电路及其制造方法

    公开(公告)号:US20150287782A1

    公开(公告)日:2015-10-08

    申请号:US14246983

    申请日:2014-04-07

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a method includes providing a semiconductor substrate, defining a length on the semiconductor substrate corresponding to opposing vertices of a nanowire, removing a portion of the semiconductor substrate to provide a first fin structure and a second fin structure, etching a first cavity proximate to the first side, depositing a protective layer in the first cavity, removing a portion of the protective layer to expose a portion of the semiconductor substrate, and etching a second cavity at the exposed semiconductor substrate where the first and second cavities communicate. The first and second fin structures are adjacent where the length of the first fin structure corresponds to the opposing vertices and has a first side and a second side.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,一种方法包括提供半导体衬底,在半导体衬底上限定对应于纳米线的相对顶点的长度,去除半导体衬底的一部分以提供第一鳍结构和第二鳍结构,蚀刻第一腔 在所述第一侧附近沉积保护层,去除所述保护层的一部分以暴露所述半导体衬底的一部分,以及蚀刻所述第一和第二腔连通的所述暴露的半导体衬底处的第二腔。 第一鳍片结构和第二鳍片结构相邻,其中第一鳍片结构的长度对应于相对的顶点,并且具有第一侧面和第二侧面。

    METHODS FOR FORMING INTEGRATED CIRCUIT SYSTEMS EMPLOYING FLUORINE DOPING
    17.
    发明申请
    METHODS FOR FORMING INTEGRATED CIRCUIT SYSTEMS EMPLOYING FLUORINE DOPING 审中-公开
    用于形成采用荧光染色的集成电路系统的方法

    公开(公告)号:US20140256097A1

    公开(公告)日:2014-09-11

    申请号:US13785557

    申请日:2013-03-05

    Abstract: A method for forming a semiconductor device is provided which includes providing a gate structure in an active region of a semiconductor substrate, wherein the gate structure includes a gate insulating layer having a high-k material, a gate metal layer and a gate electrode layer, forming sidewall spacers adjacent to the gate structure and, thereafter, performing a fluorine implantation process. Also a method for forming a CMOS integrated circuit structure is provided which includes providing a semiconductor substrate with a first active region and a second active region, forming a first gate structure in the first active region and a second gate structure in the second active region, wherein each gate structure includes a gate insulating layer having a high-k material, a gate metal layer and a gate electrode layer, forming sidewall spacers adjacent to each of the first and second gate structures and, thereafter, performing a fluorine implantation process.

    Abstract translation: 提供了一种用于形成半导体器件的方法,其包括在半导体衬底的有源区域中提供栅极结构,其中所述栅极结构包括具有高k材料,栅极金属层和栅极电极层的栅极绝缘层, 形成与栅极结构相邻的侧壁间隔,之后进行氟注入工艺。 还提供了一种用于形成CMOS集成电路结构的方法,其包括提供具有第一有源区和第二有源区的半导体衬底,在第一有源区中形成第一栅极结构,在第二有源区中形成第二栅极结构, 其中每个栅极结构包括具有高k材料,栅极金属层和栅极电极层的栅极绝缘层,形成与第一和第二栅极结构中的每一个相邻的侧壁间隔,之后执行氟注入工艺。

    Semiconductor structure including a varactor and method for the formation thereof

    公开(公告)号:US10886419B2

    公开(公告)日:2021-01-05

    申请号:US15913344

    申请日:2018-03-06

    Abstract: A method includes providing a semiconductor structure comprising a varactor region and a field effect transistor region. The varactor region includes a body region in a semiconductor material that is doped to have a first conductivity type. A gate-first process is performed by forming a gate stack over the semiconductor structure. The gate stack includes a layer of gate insulation material and a layer of work function adjustment metal positioned over the layer of gate insulation material. The gate stack is patterned to define a first gate structure over the varactor region and a second gate structure over the field effect transistor region. A source region and a drain region are formed in the field effect transistor region adjacent the second gate structure. The source region and the drain region are doped to have a second conductivity type opposite to the first conductivity type.

    Integrated circuits with shallow trench isolations, and methods for producing the same
    20.
    发明授权
    Integrated circuits with shallow trench isolations, and methods for producing the same 有权
    具有浅沟槽隔离的集成电路及其制造方法

    公开(公告)号:US09460955B2

    公开(公告)日:2016-10-04

    申请号:US14092232

    申请日:2013-11-27

    CPC classification number: H01L21/76224 H01L29/0653 H01L29/66636 H01L29/7848

    Abstract: Integrated circuits with electrical components near shallow trench isolations and methods for producing such integrated circuits are provided. The method includes forming a trench is a substrate, where the trench has a trench surface. A barrier layer including silicon and germanium is formed overlying the trench surface. A shallow trench isolation is then formed with a core overlying the barrier layer, where the core includes a shallow trench isolation insulator.

    Abstract translation: 提供了具有靠近浅沟槽隔离的电气部件的集成电路以及用于制造这种集成电路的方法。 该方法包括形成沟槽是衬底,其中沟槽具有沟槽表面。 包括硅和锗的阻挡层形成在沟槽表面上。 然后用覆盖阻挡层的芯形成浅沟槽隔离,其中芯包括浅沟槽隔离绝缘体。

Patent Agency Ranking