FinFET method comprising high-K dielectric
    1.
    发明授权
    FinFET method comprising high-K dielectric 有权
    FinFET方法包括高K电介质

    公开(公告)号:US09064900B2

    公开(公告)日:2015-06-23

    申请号:US13936824

    申请日:2013-07-08

    Abstract: The present disclosure provides for semiconductor device structures and methods for forming semiconductor device structures, wherein a field-inducing structure is provided lower than an active portion of a fin along a height dimension of that fin, the height dimension extending in parallel to a normal direction of a semiconductor substrate surface in which the fin is formed. The field-inducing structure hereby implements a permanent field effect below the active portion. The active portion of the fin is to be understood as a portion of the fin covered by a gate dielectric.

    Abstract translation: 本公开提供了用于形成半导体器件结构的半导体器件结构和方法,其中场感应结构被设置为比翅片的高度尺寸低于翅片的有源部分,高度尺寸平行于法线方向延伸 形成有翅片的半导体衬底表面。 因此,励磁结构在有源部分下方实现永久场效应。 翅片的活动部分应理解为由栅极电介质覆盖的翅片的一部分。

    Methods for fabricating integrated circuits with isolation regions having uniform step heights
    2.
    发明授权
    Methods for fabricating integrated circuits with isolation regions having uniform step heights 有权
    用于制造具有均匀阶梯高度的隔离区域的集成电路的方法

    公开(公告)号:US09508588B2

    公开(公告)日:2016-11-29

    申请号:US14527424

    申请日:2014-10-29

    Abstract: Methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate including an isolation region between a first device region and a second device region. The isolation region includes a first portion adjacent the first device region and a second portion adjacent the second device region. The method includes selectively etching the second portion of the isolation region to a second height. The method forms an insulation layer over the first device region and second device region. The method further includes selectively etching the insulation layer over the first device region and the first portion of the isolation region. The first portion of the isolation region is etched to a first height substantially equal to the second height.

    Abstract translation: 提供了制造集成电路的方法。 在一个实施例中,一种用于制造集成电路的方法包括提供包括在第一器件区域和第二器件区域之间的隔离区域的半导体衬底。 隔离区域包括与第一器件区域相邻的第一部分和与第二器件区域相邻的第二部分。 该方法包括将隔离区域的第二部分选择性蚀刻到第二高度。 该方法在第一器件区域和第二器件区域上形成绝缘层。 所述方法还包括在所述隔离区域的所述第一器件区域和所述第一部分上选择性蚀刻所述绝缘层。 隔离区域的第一部分被蚀刻到基本上等于第二高度的第一高度。

    SEMICONDUCTOR DEVICE WITH FIELD-INDUCING STRUCTURE
    3.
    发明申请
    SEMICONDUCTOR DEVICE WITH FIELD-INDUCING STRUCTURE 有权
    具有场诱导结构的半导体器件

    公开(公告)号:US20150243789A1

    公开(公告)日:2015-08-27

    申请号:US14711029

    申请日:2015-05-13

    Abstract: The present disclosure provides for semiconductor device structures and methods for forming semiconductor device structures, wherein a field-inducing structure is provided lower than an active portion of a fin along a height dimension of that fin, the height dimension extending in parallel to a normal direction of a semiconductor substrate surface in which the fin is formed. The field-inducing structure hereby implements a permanent field effect below the active portion. The active portion of the fin is to be understood as a portion of the fin covered by a gate dielectric.

    Abstract translation: 本公开提供了用于形成半导体器件结构的半导体器件结构和方法,其中场感应结构被设置为比翅片的高度尺寸低于翅片的有源部分,高度尺寸平行于法线方向延伸 形成有翅片的半导体衬底表面。 因此,励磁结构在有源部分下方实现永久场效应。 翅片的活动部分应理解为由栅极电介质覆盖的翅片的一部分。

    Semiconductor resistor including a dielectric layer including a species creating fixed charges and method for the formation thereof
    4.
    发明授权
    Semiconductor resistor including a dielectric layer including a species creating fixed charges and method for the formation thereof 有权
    包括包括产生固定电荷的种类的介电层的半导体电阻及其形成方法

    公开(公告)号:US08823138B1

    公开(公告)日:2014-09-02

    申请号:US13937332

    申请日:2013-07-09

    CPC classification number: H01L28/20

    Abstract: A semiconductor structure includes a resistor. The resistor includes a semiconductor region, a dielectric layer, a first electrical connection and a second electrical connection. The dielectric layer is provided on the semiconductor region and includes a high-k material having a greater dielectric constant than silicon dioxide. The dielectric layer includes a species creating fixed charges. A first electrical connection is provided at a first end of the semiconductor region and a second electrical connection is provided at a second end of the semiconductor region.

    Abstract translation: 半导体结构包括电阻器。 电阻器包括半导体区域,电介质层,第一电连接和第二电连接。 电介质层设置在半导体区域上,并且包括具有比二氧化硅更大的介电常数的高k材料。 电介质层包括产生固定电荷的物质。 在半导体区域的第一端处提供第一电连接,并且在半导体区域的第二端设置第二电连接。

    ENHANCED DEVICE RELIABILITY OF A SEMICONDUCTOR DEVICE BY PROVIDING SUPERIOR PROCESS CONDITIONS IN HIGH-K FILM GROWTH
    6.
    发明申请
    ENHANCED DEVICE RELIABILITY OF A SEMICONDUCTOR DEVICE BY PROVIDING SUPERIOR PROCESS CONDITIONS IN HIGH-K FILM GROWTH 审中-公开
    通过在高K膜生长中提供高级工艺条件来提高半导体器件的器件可靠性

    公开(公告)号:US20130280873A1

    公开(公告)日:2013-10-24

    申请号:US13793401

    申请日:2013-03-11

    Abstract: When forming sophisticated circuit elements, such as transistors, capacitors and the like, using a combination of a conventional dielectric material and a high-k dielectric material, superior performance and reliability may be achieved by forming a hafnium oxide-based high-k dielectric material on a conventional dielectric layer with a preceding surface treatment, for instance using APM at room temperature. In this manner, sophisticated transistors of superior performance and with improved uniformity of threshold voltage characteristics may be obtained, while also premature failure due to dielectric breakdown, hot carrier injection and the like may be reduced.

    Abstract translation: 当形成诸如晶体管,电容器等的复杂电路元件时,通过使用常规电介质材料和高k电介质材料的组合,可以通过形成基于氧化铪的高k电介质材料来实现优异的性能和可靠性 在具有前面表面处理的常规电介质层上,例如在室温下使用APM。 以这种方式,可以获得具有优异性能并具有改善的阈值电压特性均匀性的复杂晶体管,同时由于介电击穿,热载流子注入等而导致的过早故障也可能被降低。

    METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH ISOLATION REGIONS HAVING UNIFORM STEP HEIGHTS
    7.
    发明申请
    METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH ISOLATION REGIONS HAVING UNIFORM STEP HEIGHTS 有权
    用于制造集成电路的方法与具有均匀步骤的隔离区

    公开(公告)号:US20160126132A1

    公开(公告)日:2016-05-05

    申请号:US14527424

    申请日:2014-10-29

    Abstract: Methods for fabricating integrated circuits are provided. In an embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate including an isolation region between a first device region and a second device region. The isolation region includes a first portion adjacent the first device region and a second portion adjacent the second device region. The method includes selectively etching the second portion of the isolation region to a second height. The method forms an insulation layer over the first device region and second device region. The method further includes selectively etching the insulation layer over the first device region and the first portion of the isolation region. The first portion of the isolation region is etched to a first height substantially equal to the second height.

    Abstract translation: 提供了制造集成电路的方法。 在一个实施例中,一种用于制造集成电路的方法包括提供包括在第一器件区域和第二器件区域之间的隔离区域的半导体衬底。 隔离区域包括与第一器件区域相邻的第一部分和与第二器件区域相邻的第二部分。 该方法包括将隔离区域的第二部分选择性蚀刻到第二高度。 该方法在第一器件区域和第二器件区域上形成绝缘层。 所述方法还包括在所述隔离区域的所述第一器件区域和所述第一部分上选择性蚀刻所述绝缘层。 隔离区域的第一部分被蚀刻到基本上等于第二高度的第一高度。

    METAL GATE STRUCTURE FOR SEMICONDUCTOR DEVICES
    8.
    发明申请
    METAL GATE STRUCTURE FOR SEMICONDUCTOR DEVICES 有权
    用于半导体器件的金属门结构

    公开(公告)号:US20140246735A1

    公开(公告)日:2014-09-04

    申请号:US13781907

    申请日:2013-03-01

    Abstract: Disclosed herein are various embodiments of an improved metal gate structure for semiconductor devices, such as transistors. In one example disclosed herein, a transistor has a gate structure consisting of a gate insulation layer positioned on a semiconducting substrate, a high-k insulation layer positioned on the gate insulation layer, a layer of titanium nitride positioned on the high-k insulation layer, a layer of aluminum positioned on the layer of titanium nitride and a layer of polysilicon positioned on the layer of aluminum.

    Abstract translation: 这里公开了用于诸如晶体管的半导体器件的改进的金属栅极结构的各种实施例。 在本文公开的一个示例中,晶体管具有由位于半导体衬底上的栅极绝缘层,位于栅极绝缘层上的高k绝缘层,位于高k绝缘层上的氮化钛层组成的栅极结构 ,位于氮化钛层上的铝层和位于铝层上的多晶硅层。

Patent Agency Ranking