Driving stage for phase change non-volatile memory devices provided with auto-calibration feature
    11.
    发明授权
    Driving stage for phase change non-volatile memory devices provided with auto-calibration feature 有权
    具有自动校准功能的相变非易失性存储器件的驱动级

    公开(公告)号:US08942033B2

    公开(公告)日:2015-01-27

    申请号:US13774181

    申请日:2013-02-22

    Abstract: A driving stage for a phase change non-volatile memory device may include an output driving unit, which supplies an output driving current during programming of a memory cell, a driving-control unit, which receives an input current and generates a first control signal for controlling supply of the output driving current in such a way that a value thereof has a desired relation with the input current, and a level-shifter element, which carries out a level shift of a voltage of the first control signal for supplying to the output driving unit a second control signal, having a voltage value that is increased with respect to, and is a function of, the first control signal. A calibration unit may carry out an operation of updating of the value of a shift voltage across the level-shifter element, as the value of the input current varies.

    Abstract translation: 用于相变非易失性存储器件的驱动级可以包括输出驱动单元,其在存储单元的编程期间提供输出驱动电流;驱动控制单元,其接收输入电流并产生第一控制信号, 控制输出驱动电流的供给,使得其值与输入电流具有期望的关系;电平移动元件,其执行用于提供给输出的第一控制信号的电压的电平偏移 驱动单元具有第二控制信号,其具有相对于第一控制信号增加并且是第一控制信号的函数的电压值。 校准单元可以执行更新跨越电平移位器元件的移位电压的值的操作,因为输入电流的值变化。

    Apparatus and method for a bandgap reference

    公开(公告)号:US11526190B2

    公开(公告)日:2022-12-13

    申请号:US16868799

    申请日:2020-05-07

    Inventor: Antonino Conte

    Abstract: An apparatus includes a current mirror coupled to an output of an amplifier through control switches, a plurality of capacitors, each of which is coupled to a common node of a leg of the current mirror and a corresponding control switch, a first dipole coupled to a first input of an amplifier, a second dipole coupled to a second input of the amplifier, a third dipole coupled to an output of the apparatus configured to generate the bandgap reference voltage, and groups of switches coupled between the current mirror and the dipoles.

    Sense structure based on multiple sense amplifiers with local regulation of a biasing voltage

    公开(公告)号:US09679618B2

    公开(公告)日:2017-06-13

    申请号:US14703173

    申请日:2015-05-04

    Abstract: A sense structure may include sense amplifiers each having measuring and reference terminals for receiving a measuring and a reference current, respectively, output circuitry for providing an output voltage based upon the measuring and reference currents, and voltage regulating circuitry in cascode configuration for regulating a voltage at the measuring and reference terminals. The regulating circuitry may include measuring and regulating transistors and a reference regulating transistor having a first conduction terminal coupled with the measuring terminal and with the reference terminal, respectively, a second conduction terminal coupled with the output circuitry and a control terminal coupled with a biasing terminal. Biasing circuitry is for providing a biasing voltage to the biasing terminal, and common regulating circuitry is for regulating the biasing voltage. Each sense amplifier may also include local regulating circuitry for regulating the biasing voltage applied to the biasing terminal.

    Level shifter circuit, corresponding device and method

    公开(公告)号:US12212320B2

    公开(公告)日:2025-01-28

    申请号:US18296325

    申请日:2023-04-05

    Abstract: A level-shifter circuit receives one or more input signals in an input level domain and includes provides at an output node an output signal in an output level domain shifted with respect to the input level domain. The circuit includes output circuitry including a first drive node and a second drive node that receive first and second logical signals so that the output signal has a first output level or a second output level in the output level domain as a function of at least one of the first and second logical signals. The circuit includes first and second shift capacitors coupled to the first and second drive nodes as well as capacitor refresh circuitry.

    Ring oscillator circuit
    19.
    发明授权

    公开(公告)号:US11641191B2

    公开(公告)日:2023-05-02

    申请号:US17830864

    申请日:2022-06-02

    Abstract: In an embodiment a ring oscillator circuit includes a chain of cascade-coupled inverter stages coupled between an oscillator supply voltage node and a reference voltage node, the oscillator supply voltage node configured to provide an oscillator supply voltage, a current generator circuit coupled between the oscillator supply voltage node and a system supply voltage node configured to provide a system supply voltage, the current generator circuit being configured to inject a current into the oscillator supply voltage node and a biasing circuit including a first bias control transistor and a second bias control transistor coupled in series between the reference voltage node and the oscillator supply voltage node, wherein the first bias control transistor is configured to selectively couple the reference voltage node and the oscillator supply voltage node in response to the oscillator control signal being indicative that the ring oscillator circuit is in an inactive operation state.

    DRIVER CIRCUIT FOR PHASE-CHANGE MEMORY CELLS AND METHOD OF DRIVING PHASE-CHANGE MEMORY CELLS

    公开(公告)号:US20230021601A1

    公开(公告)日:2023-01-26

    申请号:US17814442

    申请日:2022-07-22

    Abstract: In an embodiment a circuit includes a plurality of memory cells, wherein each memory cell includes a phase-change memory storage element coupled in series with a respective current-modulating transistor between a supply voltage node and a reference voltage node, the current-modulating transistors being configured to receive a drive signal at a control terminal and to inject respective programming currents into the respective phase-change memory storage element as a function of the drive signal, a driver circuit configured to produce the drive signal at a common control node, wherein the common control node is coupled to the control terminals of the current-modulating transistors, the drive signal modulating the programming currents to produce SET programming current pulses and RESET programming current pulses and at least one current generator circuit configured to inject a compensation current into the common control node in response to the current-modulating transistors injecting the programming currents into the respective phase-change memory storage elements.

Patent Agency Ranking