-
公开(公告)号:US20190279979A1
公开(公告)日:2019-09-12
申请号:US16412337
申请日:2019-05-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
公开(公告)号:US10332750B2
公开(公告)日:2019-06-25
申请号:US15820443
申请日:2017-11-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hsiu Chen , Hsu Ting , Chung-Fu Chang , Shi-You Liu , Chun-Wei Yu , Yu-Ren Wang
IPC: H01L21/3105 , H01L29/78 , H01L29/66 , H01L21/02 , H01L21/265 , H01L29/165 , H01L21/266 , H01L21/324 , H01L29/08
Abstract: A method for fabricating a semiconductor device. A gate is formed on a substrate. A spacer is formed on each sidewall of the gate. A hard mask layer is formed on the spacer. A recessed region is formed in the substrate and adjacent to the hard mask layer. An epitaxial layer is formed in the recessed region. The substrate is subjected to an ion implantation process to bombard particle defects on the hard mask layer with inert gas ions. An annealing process is performed to repair damages to the epitaxial layer caused by the ion implantation process. The hard mask layer is then removed.
-
公开(公告)号:US09899520B2
公开(公告)日:2018-02-20
申请号:US14978409
申请日:2015-12-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L29/78 , H01L29/66 , H01L21/02 , H01L21/033
CPC classification number: H01L29/7848 , H01L21/0245 , H01L21/02636 , H01L21/0332 , H01L29/6656 , H01L29/66636 , H01L29/7834
Abstract: A method for forming a semiconductor device includes steps as follows: Firstly, a semiconductor substrate having a circuit element with at least one spacer formed thereon is provided. Next, an acid treatment is performed on a surface of the spacer. A disposable layer is then formed on the circuit element and the spacer. Thereafter, an etching process is performed to form at least one recess in the semiconductor substrate adjacent to the circuit element. Subsequently, a selective epitaxial growth (SEG) process is performed to form an epitaxial layer in the recess.
-
公开(公告)号:US20170200824A1
公开(公告)日:2017-07-13
申请号:US15469569
申请日:2017-03-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Wei Yu , Hsu Ting , Chueh-Yang Liu , Yu-Ren Wang , Kuang-Hsiu Chen
IPC: H01L29/78 , H01L29/66 , H01L27/092 , H01L21/8238 , H01L29/45 , H01L29/417
CPC classification number: H01L29/7845 , H01L21/02065 , H01L21/28123 , H01L21/823814 , H01L21/823828 , H01L21/823864 , H01L21/823871 , H01L23/535 , H01L27/092 , H01L29/0847 , H01L29/165 , H01L29/41766 , H01L29/45 , H01L29/66545 , H01L29/66636 , H01L29/7848
Abstract: A semiconductor device includes: a substrate; a gate structure on the substrate; and an epitaxial layer in the substrate adjacent to the gate structure, in which the epitaxial layer includes a planar surface and protrusions adjacent to two sides of the planar surface. Preferably, a contact plug is embedded in part of the epitaxial layer, and a silicide is disposed under the contact plug, in which a bottom surface of the silicide includes an arc.
-
公开(公告)号:US20230352587A1
公开(公告)日:2023-11-02
申请号:US18218098
申请日:2023-07-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hsiu Chen , Sung-Yuan Tsai , Chi-Hsuan Tang , Chun-Wei Yu , Yu-Ren Wang
IPC: H01L29/78 , H01L29/08 , H01L29/36 , H01L29/66 , H01L29/423
CPC classification number: H01L29/7848 , H01L29/0847 , H01L29/36 , H01L29/66575 , H01L29/6656 , H01L29/6653 , H01L29/42364
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a substrate, a gate structure and an epitaxial structure. The gate structure is disposed on the substrate, and the epitaxial structure is disposed in the substrate, at one side of the gate structure. The epitaxial structure includes a portion being protruded from a top surface of the substrate, and the portion includes a discontinuous sidewall, with a distance between a turning point of the discontinuous sidewalls and the gate structure being a greatest distance between the epitaxial structure and the gate structure.
-
公开(公告)号:US11545560B2
公开(公告)日:2023-01-03
申请号:US17160421
申请日:2021-01-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first spacer and a second spacer around the gate structure; forming a recess adjacent to two sides of the second spacer; performing a cleaning process to trim the second spacer for forming a void between the first spacer and the substrate; and forming an epitaxial layer in the recess.
-
公开(公告)号:US11195905B2
公开(公告)日:2021-12-07
申请号:US16358556
申请日:2019-03-19
Applicant: United Microelectronics Corp.
Inventor: Hsiang-Hua Hsu , Liang-An Huang , Sheng-Chen Chung , Chen-An Kuo , Chiu-Te Lee , Chih-Chung Wang , Kuang-Hsiu Chen , Ke-Feng Lin , Yan-Huei Li , Kai-Ting Hu
IPC: H01L29/06 , H01L21/265 , H01L29/66 , H01L29/778
Abstract: A metal-oxide-semiconductor (MOS) transistor includes a substrate. The substrate has a plurality of trenches extending along a first direction and located on a top portion of the substrate. A gate structure line is located on the substrate and extends along a second direction intersecting with the first direction and crossing over the trenches. A first doped line is located in the substrate, located at a first side of the gate structure line, and crosses over the trenches. A second doped line is located in the substrate, located at a second side of the gate structure line, and crosses over the trenches.
-
公开(公告)号:US10700202B2
公开(公告)日:2020-06-30
申请号:US16172856
申请日:2018-10-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hsiu Chen , Sung-Yuan Tsai , Chi-Hsuan Tang , Kai-Hsiang Wang , Chao-Nan Chen , Shi-You Liu , Chun-Wei Yu , Yu-Ren Wang
IPC: H01L29/76 , H01L29/78 , H01L29/165 , H01L29/66 , H01L21/265
Abstract: A semiconductor device is disclosed. The semiconductor device comprises a substrate, a gate structure disposed on the substrate, a spacer disposed on the substrate and covering a sidewall of the gate structure, an air gap sandwiched between the spacer and the substrate, and a source/drain region disposed in the substrate and having a faceted surface exposed from the substrate, wherein the faceted surface borders the substrate on a boundary between the air gap and the substrate.
-
公开(公告)号:US10460925B2
公开(公告)日:2019-10-29
申请号:US15639381
申请日:2017-06-30
Applicant: United Microelectronics Corp.
Inventor: Hsu Ting , Kuang-Hsiu Chen , Chun-Wei Yu , Keng-Jen Lin , Yu-Ren Wang
IPC: H01L21/02 , H01L21/311 , H01L29/66
Abstract: A method for processing a semiconductor device is provided. The semiconductor device includes a protruding structure on a substrate, the protruding structure having a nitride spacer at a sidewall, and an epitaxial layer is formed in the substrate adjacent to the protruding structure. The method includes removing the nitride spacer on the protruding structure. Then, a dilute hydrofluoric (DHF) cleaning process is performed over the substrate, wherein a top surficial portion of the epitaxial layer is removed. A standard clean (SC) process is performed over the substrate, wherein a native oxide layer is formed on an expose surface of the epitaxial layer.
-
公开(公告)号:US20180096995A1
公开(公告)日:2018-04-05
申请号:US15284552
申请日:2016-10-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234 , H01L29/66
CPC classification number: H01L27/0886 , H01L21/823431 , H01L21/823462 , H01L29/517
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
-
-
-
-
-
-
-
-