Method for residue-free block pattern transfer onto metal interconnects for air gap formation
    213.
    发明授权
    Method for residue-free block pattern transfer onto metal interconnects for air gap formation 有权
    用于空隙形成的无残留块图案转移到金属互连上的方法

    公开(公告)号:US09390967B2

    公开(公告)日:2016-07-12

    申请号:US14567567

    申请日:2014-12-11

    Abstract: A selective wet etching process is used, prior to air gap opening formation, to remove a sacrificial nitride layer from over a first region of an interconnect dielectric material containing a plurality of first conductive metal structures utilizing a titanium nitride hard mask portion located over a second region of the interconnect dielectric material as an etch mask. The titanium nitride hard mask portion located over the second region of the interconnect dielectric material is thereafter removed, again prior to air gap opening formation, utilizing another wet etch process. The wet etching processes are used instead of reactive ion etching.

    Abstract translation: 在气隙开口形成之前使用选择性湿法蚀刻工艺,以从包含多个第一导电金属结构的互连电介质材料的第一区域上方移除牺牲氮化物层,所述第一导电金属结构利用位于第二层上的氮化钛硬掩模部分 互连电介质材料的区域作为蚀刻掩模。 此后,在气隙开口形成之前,再次移除位于互连电介质材料的第二区域之上的氮化钛硬掩模部分,利用另一湿蚀刻工艺。 使用湿蚀刻工艺代替反应离子蚀刻。

    METHOD AND STRUCTURE OF MAKING ENHANCED UTBB FDSOI DEVICES
    215.
    发明申请
    METHOD AND STRUCTURE OF MAKING ENHANCED UTBB FDSOI DEVICES 审中-公开
    制造增强型UTBB FDSOI器件的方法和结构

    公开(公告)号:US20160190253A1

    公开(公告)日:2016-06-30

    申请号:US14942566

    申请日:2015-11-16

    Abstract: An integrated circuit die includes a substrate having a first layer of semiconductor material, a layer of dielectric material on the first layer of semiconductor material, and a second layer of semiconductor material on the layer of dielectric material. An extended channel region of a transistor is positioned in the second layer of semiconductor material, interacting with a top surface, side surfaces, and potentially portions of a bottom surface of the second layer of semiconductor material. A gate dielectric is positioned on a top surface and on the exposed side surface of the second layer of semiconductor material. A gate electrode is positioned on the top surface and the exposed side surface of the second layer of semiconductor material.

    Abstract translation: 集成电路管芯包括具有第一半导体材料层的衬底,第一半导体材料层上的介电材料层,以及介电材料层上的第二层半导体材料。 晶体管的扩展沟道区域位于第二半导体材料层中,与第二半导体材料层的顶表面,侧表面和潜在部分相互作用。 栅电介质位于第二层半导体材料的顶表面和暴露的侧表面上。 栅电极位于第二半导体材料层的顶表面和暴露的侧表面上。

    METHOD TO INTRODUCE STRESS IN A CHANNEL OF A TRANSISTOR USING SACRIFICIAL SOURCES AND DRAIN REGION AND GATE REPLACEMENT
    217.
    发明申请
    METHOD TO INTRODUCE STRESS IN A CHANNEL OF A TRANSISTOR USING SACRIFICIAL SOURCES AND DRAIN REGION AND GATE REPLACEMENT 有权
    使用真实源和排水区域进行晶体管通道应力的方法和更换

    公开(公告)号:US20160149037A1

    公开(公告)日:2016-05-26

    申请号:US14950833

    申请日:2015-11-24

    Abstract: Method of making at least one transistor strained channel semiconducting structure, comprising steps to form a sacrificial gate block and insulating spacers arranged in contact with the lateral faces of the sacrificial gate block, form sacrificial regions in contact with the lateral faces of said semiconducting zone, said sacrificial regions being configured so as to apply a strain on said semiconducting zone, remove said sacrificial gate block between said insulating spacers, replace said sacrificial gate block by a replacement gate block between said insulating spacers, remove said sacrificial regions, and replace said sacrificial regions by replacement regions in contact with the lateral faces of said semiconducting zone, on a semiconducting zone that will form a transistor channel region.

    Abstract translation: 制造至少一个晶体管应变通道半导体结构的方法,包括形成牺牲栅极块的步骤和与牺牲栅极块的侧面接触地布置的绝缘间隔物,形成与所述半导体区域的侧面接触的牺牲区域, 所述牺牲区域被配置为在所述半导体区域上施加应变,去除所述绝缘间隔物之间​​的所述牺牲栅极块,用所述绝缘间隔物之间​​的置换栅极块代替所述牺牲栅极块,去除所述牺牲区域, 区域,其与形成晶体管沟道区域的半导体区域相接触,与所述半导体区域的侧面接触。

    SILICON CARBIDE STATIC INDUCTION TRANSISTOR AND PROCESS FOR MAKING A SILICON CARBIDE STATIC INDUCTION TRANSISTOR
    218.
    发明申请
    SILICON CARBIDE STATIC INDUCTION TRANSISTOR AND PROCESS FOR MAKING A SILICON CARBIDE STATIC INDUCTION TRANSISTOR 审中-公开
    硅碳陶瓷静电感应晶体管及制造硅碳陶瓷静电感应晶体管的工艺

    公开(公告)号:US20160133736A1

    公开(公告)日:2016-05-12

    申请号:US14945936

    申请日:2015-11-19

    Abstract: A static induction transistor is formed on a silicon carbide substrate doped with a first conductivity type. First recessed regions in a top surface of the silicon carbide substrate are filled with epitaxially grown gate regions in situ doped with a second conductivity type. Epitaxially grown channel regions in situ doped with the first conductivity type are positioned between adjacent epitaxial gate regions. Epitaxially grown source regions in situ doped with the first conductivity type are positioned on the epitaxial channel regions. The bottom surface of the silicon carbide substrate includes second recessed regions vertically aligned with the channel regions and silicided to support formation of the drain contact. The top surfaces of the source regions are silicided to support formation of the source contact. A gate lead is epitaxially grown and electrically coupled to the gate regions, with the gate lead silicided to support formation of the gate contact.

    Abstract translation: 在掺杂有第一导电类型的碳化硅衬底上形成静电感应晶体管。 在碳化硅衬底的顶表面中的第一凹陷区域填充有原位掺杂有第二导电类型的外延生长栅极区域。 原位掺杂有第一导电类型的外延生长沟道区位于相邻的外延栅区之间。 原位掺杂有第一导电类型的外延生长的源极区位于外延沟道区上。 碳化硅衬底的底表面包括与沟道区垂直对准的第二凹陷区域并硅​​化以支持漏极接触的形成。 源区的顶表面被硅化以支持源接触的形成。 栅极引线外延生长并电耦合到栅极区域,栅极引线硅化以支持栅极接触的形成。

    METHODS AND DEVICES FOR ENHANCING MOBILITY OF CHARGE CARRIERS
    220.
    发明申请
    METHODS AND DEVICES FOR ENHANCING MOBILITY OF CHARGE CARRIERS 审中-公开
    方法和装置,用于增强充电载体的移动性

    公开(公告)号:US20160118307A1

    公开(公告)日:2016-04-28

    申请号:US14986229

    申请日:2015-12-31

    Abstract: Methods and devices for enhancing mobility of charge carriers. An integrated circuit may include semiconductor devices of two types. The first type of device may include a metallic gate and a channel strained in a first manner. The second type of device may include a metallic gate and a channel strained in a second manner. The gates may include, collectively, three or fewer metallic materials. The gates may share a same metallic material. A method of forming the semiconductor devices on an integrated circuit may include depositing first and second metallic layers in first and second regions of the integrated circuit corresponding to the first and second gates, respectively.

    Abstract translation: 增强载流子迁移率的方法和装置。 集成电路可以包括两种类型的半导体器件。 第一类型的装置可以包括金属门和以第一方式应变的通道。 第二类型的装置可以包括金属门和以第二方式应变的通道。 这些门可以共同地包括三种或更少的金属材料。 门可以共享相同的金属材料。 在集成电路上形成半导体器件的方法可以包括分别在对应于第一和第二栅极的集成电路的第一和第二区域中沉积第一和第二金属层。

Patent Agency Ranking