VERTICAL TRANSISTORS AND METHODS OF FORMING SAME

    公开(公告)号:US20180175025A1

    公开(公告)日:2018-06-21

    申请号:US15893860

    申请日:2018-02-12

    Abstract: One aspect of the disclosure relates to an integrated circuit structure. The integrated circuit structure may include a fin having a first source/drain region and a second source/drain, the first source/drain region being over a substrate and below a central region of the fin, and the second source/drain region being within a dielectric layer and over the central region of the fin; a gate structure within the dielectric layer substantially surrounding the central region of the fin between the first source/drain region and the second source drain region, wherein the fin includes at least one tapered region from the central region of the fin to at least one of the first source/drain region or the second source/drain region.

    FINFET HAVING NOTCHED FINS AND METHOD OF FORMING SAME

    公开(公告)号:US20170236917A1

    公开(公告)日:2017-08-17

    申请号:US15044431

    申请日:2016-02-16

    CPC classification number: H01L29/66545 H01L21/28079 H01L29/66795 H01L29/785

    Abstract: One aspect of the disclosure provides for a method of forming a replacement gate structure. The method may include: removing a dummy gate from over a set of fins to form an opening in a dielectric layer exposing the set of fins, each fin in the set of fins being substantially separated from an adjacent fin in the set of fins via an dielectric; forming a protective cap layer within the opening over the exposed set of fins; removing a portion of the dielectric on each side of each fin in the set of fins; undercutting each fin by removing a portion of each fin in the set of fins to create a notch disposed under the protective cap layer; substantially filling each notch with an oxide; forming a gate dielectric over each fin in the set of fins; and forming a gate conductor over the gate dielectric, thereby forming the replacement gate structure.

    Doped metal-insulator-transition latch circuitry
    29.
    发明授权
    Doped metal-insulator-transition latch circuitry 有权
    掺杂的金属 - 绝缘体转换锁存电路

    公开(公告)号:US09552852B2

    公开(公告)日:2017-01-24

    申请号:US14534205

    申请日:2014-11-06

    Abstract: Some embodiments of the present invention may include one, or more, of the following features, characteristics or advantages: (i) latch device including multiple Ecrit material regions all electrically connected to a common terminal (sometimes structured and shaped in the form of a storage plate conductor); (ii) bi-stable three-terminal latch device using two Ecrit property regions; (iii) three-terminal, two-Ecrit-region latch device where, for each Ecrit region, (Vdd−Vss) divided by (region thickness, dn) is greater than the region's Ecrit value; or (iv) use of multiple Ecrit material region latch devices to provide data storage instrumentality in a static memory device.

    Abstract translation: 本发明的一些实施例可以包括以下特征,特征或优点中的一个或多个:(i)闩锁装置,包括多个Ecrit材料区域,所述Ecrit材料区域全部电连接到公共端子(有时结构化并以存储器的形式形成 板导体); (ii)使用两个Ecrit属性区域的双稳态三端锁存装置; (iii)三端,双E区域锁存装置,其中对于每个Ecrit区域(Vdd-Vss)除以(区域厚度dn)大于该区域的Ecrit值; 或(iv)使用多个Ecrit材料区域锁存器件来在静态存储器件中提供数据存储器具。

    Field effect transistor having delay element with back gate
    30.
    发明授权
    Field effect transistor having delay element with back gate 有权
    具有后栅的延迟元件的场效应晶体管

    公开(公告)号:US09520391B1

    公开(公告)日:2016-12-13

    申请号:US14996371

    申请日:2016-01-15

    Abstract: Methods form complementary metal oxide semiconductor (CMOS) devices that include a first transistor and a complementary second transistor, and an output connected to the first transistor and the second transistor. The first transistor includes a first channel region, a first back gate, a first delay element between the output and the first back gate, and a first back gate insulator separating the first back gate from the first channel region. The second transistor includes a second channel region, a second back gate, a second delay element between the output and the second back gate, and a second back gate insulator separating the second back gate from the second channel region. The first delay element, the first back gate insulator, and the first channel region form a first resistor-capacitor (RC) circuit, and the second delay element, the second back gate insulator, and the second channel region form a second RC circuit.

    Abstract translation: 方法形成包括第一晶体管和互补第二晶体管的互补金属氧化物半导体(CMOS)器件,以及连接到第一晶体管和第二晶体管的输出。 第一晶体管包括第一沟道区,第一后栅,在输出和第一后栅之间的第一延迟元件,以及将第一后栅与第一沟道区分开的第一后栅绝缘体。 第二晶体管包括第二沟道区,第二后栅,输出与第二后栅之间的第二延迟元件,以及将第二栅极与第二沟道区分开的第二栅极绝缘体。 第一延迟元件,第一背栅绝缘体和第一沟道区形成第一电阻 - 电容(RC)电路,第二延迟元件,第二后栅极绝缘体和第二沟道区形成第二RC电路。

Patent Agency Ranking