Structure and method to form a FinFET device
    3.
    发明授权
    Structure and method to form a FinFET device 有权
    构成FinFET器件的结构和方法

    公开(公告)号:US09525069B2

    公开(公告)日:2016-12-20

    申请号:US14576611

    申请日:2014-12-19

    Abstract: A method for fabricating a FinFET device includes forming a silicon-on-insulator (SOI) substrate having a semiconductor layer overlaying a buried oxide (BOX) layer; etching the semiconductor layer to form a plurality of fin structures and a semiconductor layer gap in between the plurality of fin structures and the BOX layer; depositing a sacrificial gate over at least one gate region, wherein the gate region separates a source and a drain region; disposing offset spacers on vertical sidewalls of the sacrificial gate; removing the sacrificial gate; removing the semiconductor layer gap in the gate region to prevent merging of the plurality of fin structures in the gate regions; and fabricating a high-k dielectric metal gate structure overlaying the fin structures in the gate region.

    Abstract translation: 一种制造FinFET器件的方法包括:形成具有覆盖掩埋氧化物(BOX)层的半导体层的绝缘体上硅(SOI)衬底; 蚀刻半导体层以在多个翅片结构和BOX层之间形成多个翅片结构和半导体层间隙; 在至少一个栅极区上沉积牺牲栅极,其中栅极区域分离源区和漏区; 在牺牲栅极的垂直侧壁上设置偏置间隔物; 去除牺牲门; 去除所述栅极区域中的半导体层间隙,以防止所述栅极区域中的所述多个翅片结构的合流; 以及制造覆盖栅极区域中的鳍结构的高k电介质金属栅极结构。

    FDSOI VOLTAGE REFERENCE
    7.
    发明申请
    FDSOI VOLTAGE REFERENCE 有权
    FDSOI电压参考

    公开(公告)号:US20160380100A1

    公开(公告)日:2016-12-29

    申请号:US14751557

    申请日:2015-06-26

    Abstract: An integrated circuit having a reference device and method of forming the same. A reference device is disclosed having: a fully depleted n-type MOSFET implemented as a long channel device having a substantially undoped body; and a fully depleted p-type MOSFET implemented with as a long channel device having a substantially undoped body; wherein the n-type MOSFET and p-type MOSFET are connected in series and employ identical gate stacks, wherein each has a gate electrically coupled to a respective drain to form two diodes, and wherein both diodes are in one of an on state and an off state according to a value of an electrical potential applied across the n-type MOSFET and p-type MOSFET.

    Abstract translation: 一种具有参考装置的集成电路及其形成方法。 公开了一种参考装置,其具有:实现为具有基本上未掺杂主体的长通道装置的完全耗尽的n型MOSFET; 以及用作具有基本上未掺杂的主体的长沟道器件实现的完全耗尽的p型MOSFET; 其中所述n型MOSFET和p型MOSFET串联连接并采用相同的栅极叠层,其中每个都具有电耦合到相应漏极的栅极以形成两个二极管,并且其中两个二极管处于导通状态和 根据施加在n型MOSFET和p型MOSFET上的电位的值的关闭状态。

    Blanket short channel roll-up implant with non-angled long channel compensating implant through patterned opening
    8.
    发明授权
    Blanket short channel roll-up implant with non-angled long channel compensating implant through patterned opening 有权
    毯子短通道卷起植入物,具有通过图案化开口的非角度长通道补偿植入物

    公开(公告)号:US09478615B2

    公开(公告)日:2016-10-25

    申请号:US14493749

    申请日:2014-09-23

    Abstract: A method that forms a structure implants a well implant into a substrate, patterns a mask on the substrate (to have at least one opening that exposes a channel region of the substrate) and forms a conformal dielectric layer on the mask and to line the opening. The conformal dielectric layer covers the channel region of the substrate. The method also forms a conformal gate metal layer on the conformal dielectric layer, implants a compensating implant through the conformal gate metal layer and the conformal dielectric layer into the channel region of the substrate, and forms a gate conductor on the conformal gate metal layer. Additionally, the method removes the mask to leave a gate stack on the substrate, forms sidewall spacers on the gate stack, and then forms source/drain regions in the substrate partially below the sidewall spacers.

    Abstract translation: 一种形成将衬底植入衬底的结构的方法,在衬底上图案掩模(具有暴露衬底的沟道区的至少一个开口),并在掩模上形成共形电介质层并使开口 。 保形介电层覆盖衬底的沟道区。 该方法还在保形电介质层上形成共形栅极金属层,通过共形栅极金属层和共形绝缘层将补偿注入植入衬底的沟道区,并在共形栅极金属层上形成栅极导体。 此外,该方法去除掩模以在衬底上留下栅极堆叠,在栅极堆叠上形成侧壁间隔物,然后在衬底中部分地在侧壁间隔物下方形成源极/漏极区域。

    FDSOI voltage reference
    10.
    发明授权

    公开(公告)号:US09805990B2

    公开(公告)日:2017-10-31

    申请号:US14751557

    申请日:2015-06-26

    Abstract: An integrated circuit having a reference device and method of forming the same. A reference device is disclosed having: a fully depleted n-type MOSFET implemented as a long channel device having a substantially undoped body; and a fully depleted p-type MOSFET implemented with as a long channel device having a substantially undoped body; wherein the n-type MOSFET and p-type MOSFET are connected in series and employ identical gate stacks, wherein each has a gate electrically coupled to a respective drain to form two diodes, and wherein both diodes are in one of an on state and an off state according to a value of an electrical potential applied across the n-type MOSFET and p-type MOSFET.

Patent Agency Ranking