MULTI-RANK TOPOLOGY OF MEMORY MODULE AND ASSOCIATED CONTROL METHOD

    公开(公告)号:US20200051615A1

    公开(公告)日:2020-02-13

    申请号:US16658147

    申请日:2019-10-20

    Applicant: MEDIATEK INC.

    Abstract: The present invention provides a memory module wherein the memory module includes a plurality of memory devices having at least a first memory device and a second memory device, and the first memory device comprises a first termination resistor, and the second memory device comprises a second termination resistor. In the operations of the memory module, when the first memory device is accessed by a memory controller and the second memory device is not accessed by the memory controller, the first termination resistor is controlled to not provide impedance matching for the first memory device, and the second termination resistor is controlled to provide impedance matching for the second memory device.

    Memory controller, memory module and memory system

    公开(公告)号:US10083728B2

    公开(公告)日:2018-09-25

    申请号:US14324228

    申请日:2014-07-06

    Applicant: MEDIATEK INC.

    CPC classification number: G11C8/12 G06F12/00 G06F13/1668

    Abstract: A memory module, comprising: a first pin, arranged to receive a first signal; a second pin, arranged to receive a second signal; a first conducting path, having a first end coupled to the first pin; at least one memory chip, coupled to the first conducting path for receiving the first signal; a predetermined resistor, having a first terminal coupled to a second end of the first conducting path; and a second conducting path, having a first end coupled to second pin for conducting the second to a second terminal of the predetermined resistor; wherein the first signal and the second are synchronous and configured to be a differential signal, for enabling a selected memory chip from the at least one memory chip to be accessed.

    METHOD FOR PERFORMING SIGNAL DRIVING CONTROL IN AN ELECTRONIC DEVICE WITH AID OF DRIVING CONTROL SIGNALS, AND ASSOCIATED APPARATUS
    27.
    发明申请
    METHOD FOR PERFORMING SIGNAL DRIVING CONTROL IN AN ELECTRONIC DEVICE WITH AID OF DRIVING CONTROL SIGNALS, AND ASSOCIATED APPARATUS 有权
    在具有驱动控制信号的电子设备中执行信号驱动控制的方法和相关设备

    公开(公告)号:US20160173093A1

    公开(公告)日:2016-06-16

    申请号:US14830755

    申请日:2015-08-20

    Applicant: MEDIATEK INC.

    CPC classification number: H03K19/017509 G11C7/1057 G11C7/1084 H03K19/018507

    Abstract: A method for performing signal driving control in an electronic device and an associated apparatus are provided. The method includes: generating a first driving control signal and a second driving control signal according to a data signal, wherein the second driving control signal transits in response to a transition of the data signal, and the first driving control signal includes a pulse corresponding to the transition of the data signal; and utilizing a first switching unit to control a first signal path between a first voltage level and an output terminal of an output stage according to the first driving control signal, and utilizing a second switching unit to control a second signal path between the first voltage level and the output terminal according to the second driving control signal, wherein a first impedance of the first signal path is less than a second impedance of the second signal path.

    Abstract translation: 提供了一种在电子设备和相关设备中执行信号驱动控制的方法。 该方法包括:根据数据信号产生第一驱动控制信号和第二驱动控制信号,其中第二驱动控制信号响应于数据信号的转变而转换,并且第一驱动控制信号包括对应于 数据信号的转换; 以及利用第一开关单元根据第一驱动控制信号来控制输出级的第一电压电平和输出端之间的第一信号路径,并且利用第二开关单元来控制第一电压电平 以及根据第二驱动控制信号的输出端子,其中第一信号路径的第一阻抗小于第二信号路径的第二阻抗。

    DRAM, MEMORY CONTROLLER AND ASSOCIATED TRAINING METHOD

    公开(公告)号:US20210295894A1

    公开(公告)日:2021-09-23

    申请号:US17238000

    申请日:2021-04-22

    Applicant: MediaTek Inc.

    Abstract: A training method for a memory system is provided. The memory system includes a memory controller and a memory. The memory controller is connected with the memory. The training method includes the following steps. Firstly, the memory samples n command/address signals according to a first signal edge and a second signal edge of a clock signal to acquire a first sampled content and a second sampled content. The memory selectively outputting one of the first sampled content and the second sampled content through m data signals to the memory controller in response to a control signal. Moreover, m is larger than n and smaller than 2n.

Patent Agency Ranking