-
公开(公告)号:US20240136183A1
公开(公告)日:2024-04-25
申请号:US18402563
申请日:2024-01-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Shih Wang , Hong-Jie Yang , Chia-Ying Lee , Po-Nan Yeh , U-Ting Chiu , Chun-Neng Lin , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L21/027 , H01L21/308 , H01L21/8234 , H01L29/66 , H01L29/78
CPC classification number: H01L21/0274 , H01L21/308 , H01L21/823431 , H01L29/66795 , H01L29/785
Abstract: A photo resist layer is used to protect a dielectric layer and conductive elements embedded in the dielectric layer when patterning an etch stop layer underlying the dielectric layer. The photo resist layer may further be used to etch another dielectric layer underlying the etch stop layer, where etching the next dielectric layer exposes a contact, such as a gate contact. The bottom layer can be used to protect the conductive elements embedded in the dielectric layer from a wet etchant used to etch the etch stop layer.
-
公开(公告)号:US20240096707A1
公开(公告)日:2024-03-21
申请号:US18521140
申请日:2023-11-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ming-Chi Huang , Kuo-Bin Huang , Ying-Liang Chuang , Ming-Hsi Yeh
IPC: H01L21/8234 , H01L21/3213 , H01L21/8238 , H01L29/66 , H01L29/78
CPC classification number: H01L21/823481 , H01L21/32134 , H01L21/32135 , H01L21/32136 , H01L21/823437 , H01L21/823821 , H01L21/823828 , H01L21/823864 , H01L21/823878 , H01L29/66545 , H01L29/66795 , H01L29/7854 , H01L27/0924
Abstract: A method includes forming a gate stack, which includes a first portion over a portion of a first semiconductor fin, a second portion over a portion of a second semiconductor fin, and a third portion connecting the first portion to the second portion. An anisotropic etching is performed on the third portion of the gate stack to form an opening between the first portion and the second portion. A footing portion of the third portion remains after the anisotropic etching. The method further includes performing an isotropic etching to remove a metal gate portion of the footing portion, and filling the opening with a dielectric material.
-
公开(公告)号:US20240014043A1
公开(公告)日:2024-01-11
申请号:US18232546
申请日:2023-08-10
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ling Chung , Chun-Chih Cheng , Shun-Wu Lin , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L29/417 , H01L29/06 , H01L29/423 , H01L29/775 , H01L29/40 , H01L29/66
CPC classification number: H01L29/41733 , H01L29/0673 , H01L29/42392 , H01L29/775 , H01L29/401 , H01L29/66439
Abstract: A method of fabricating a semiconductor device is described. A substrate is provided. A first semiconductor region of a first semiconductor material is formed over the substrate and adjacent a second semiconductor region of a second semiconductor material. The first and second semiconductor regions are crystalline. An etchant is selective to etch the first semiconductor region over the second semiconductor region. The entire first semiconductor region is implanted to form an amorphized semiconductor region. The amorphized semiconductor region is etched with the etchant using the second semiconductor region as a mask to remove the amorphized semiconductor region without removing the second semiconductor region.
-
公开(公告)号:US11557512B2
公开(公告)日:2023-01-17
申请号:US17120668
申请日:2020-12-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu Shih Wang , Shian Wei Mao , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L21/768 , H01L23/522 , H01L23/00
Abstract: In one exemplary aspect, a method comprises providing a semiconductor structure having a substrate, one or more first dielectric layers over the substrate, a first metal plug in the one or more first dielectric layers, and one or more second dielectric layers over the one or more first dielectric layers and the first metal plug. The method further comprises etching a via hole into the one or more second dielectric layers to expose the first metal plug, etching a top surface of the first metal plug to create a recess thereon, and applying a metal corrosion protectant comprising a metal corrosion inhibitor to the top surface of the first metal plug.
-
公开(公告)号:US20190304834A1
公开(公告)日:2019-10-03
申请号:US15939025
申请日:2018-03-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu Shih Wang , Shian Wei Mao , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L21/768 , H01L23/522
Abstract: In one exemplary aspect, a method comprises providing a semiconductor structure having a substrate, one or more first dielectric layers over the substrate, a first metal plug in the one or more first dielectric layers, and one or more second dielectric layers over the one or more first dielectric layers and the first metal plug. The method further comprises etching a via hole into the one or more second dielectric layers to expose the first metal plug, etching a top surface of the first metal plug to create a recess thereon, and applying a metal corrosion protectant comprising a metal corrosion inhibitor to the top surface of the first metal plug.
-
公开(公告)号:US12188686B2
公开(公告)日:2025-01-07
申请号:US17733657
申请日:2022-04-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Wei Wu , Hao Yang , Hsiao-Chieh Chou , Chun-Hung Chao , Jao Sheng Huang , Neng-Jye Yang , Kuo-Bin Huang
IPC: F24F9/00 , H01L21/67 , H01L21/687
Abstract: The present disclosure is at least directed to utilizing air curtain devices to form air curtains to separate and isolate areas in which respective workpieces are stored from a transfer compartment within a workpiece processing apparatus. The transfer compartment of the workpiece processing apparatus includes a robot configured to transfer or transport ones of the workpieces to and from these respective storage areas through the transfer compartment and to and from a tool compartment. A tool is present in the tool compartment for processing and refining the respective workpieces. Clean dry air (CDA) may be circulated through the respective storage areas. The air curtains formed by the air curtain devices and the circulation of CDA through the respective storage areas reduces the likelihood of the generation of defects, damages, and degradation of the workpieces when present within the workpiece processing apparatus.
-
公开(公告)号:US12176422B2
公开(公告)日:2024-12-24
申请号:US18361540
申请日:2023-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Tsu-Hui Su , Chun-Hsiang Fan , Yu-Wen Wang , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L29/66 , H01L21/306 , H01L21/66 , H01L21/762 , H01L21/8238
Abstract: A method includes forming isolation regions extending into a semiconductor substrate. A semiconductor strip is between the isolation regions. The method further includes recessing the isolation regions so that a top portion of the semiconductor strip protrudes higher than top surfaces of the isolation regions to form a semiconductor fin, measuring a fin width of the semiconductor fin, generating an etch recipe based on the fin width, and performing a thinning process on the semiconductor fin using the etching recipe.
-
公开(公告)号:US20240387709A1
公开(公告)日:2024-11-21
申请号:US18787192
申请日:2024-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Ssu-Yu Liao , Tsu-Hui Su , Chun-Hsiang Fan , Yu-Wen Wang , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L29/66 , H01L21/02 , H01L21/8238 , H01L27/092 , H01L29/06 , H01L29/08 , H01L29/10 , H01L29/161 , H01L29/423 , H01L29/78 , H01L29/786
Abstract: Methods for improving profiles of channel regions in semiconductor devices and semiconductor devices formed by the same are disclosed. In an embodiment, a method includes forming a semiconductor fin over a semiconductor substrate, the semiconductor fin including germanium, a germanium concentration of a first portion of the semiconductor fin being greater than a germanium concentration of a second portion of the semiconductor fin, a first distance between the first portion and a major surface of the semiconductor substrate being less than a second distance between the second portion and the major surface of the semiconductor substrate; and trimming the semiconductor fin, the first portion of the semiconductor fin being trimmed at a greater rate than the second portion of the semiconductor fin.
-
公开(公告)号:US20240387182A1
公开(公告)日:2024-11-21
申请号:US18787621
申请日:2024-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ling Chung , Chun-Chih Cheng , Shun-Wu Lin , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L21/306 , H01L21/762 , H01L29/40 , H01L29/417
Abstract: A method of fabricating a semiconductor device is described. A substrate is provided. A first semiconductor region of a first semiconductor material is formed over the substrate and adjacent a second semiconductor region of a second semiconductor material. The first and second semiconductor regions are crystalline. An etchant is selective to etch the first semiconductor region over the second semiconductor region. The entire first semiconductor region is implanted to form an amorphized semiconductor region. The amorphized semiconductor region is etched with the etchant using the second semiconductor region as a mask to remove the amorphized semiconductor region without removing the second semiconductor region.
-
公开(公告)号:US11901180B2
公开(公告)日:2024-02-13
申请号:US17670990
申请日:2022-02-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Shih Wang , Hong-Jie Yang , Chia-Ying Lee , Po-Nan Yeh , U-Ting Chiu , Chun-Neng Lin , Ming-Hsi Yeh , Kuo-Bin Huang
IPC: H01L21/027 , H01L21/308 , H01L21/8234 , H01L29/66 , H01L29/78
CPC classification number: H01L21/0274 , H01L21/308 , H01L21/823431 , H01L29/66795 , H01L29/785
Abstract: A photo resist layer is used to protect a dielectric layer and conductive elements embedded in the dielectric layer when patterning an etch stop layer underlying the dielectric layer. The photo resist layer may further be used to etch another dielectric layer underlying the etch stop layer, where etching the next dielectric layer exposes a contact, such as a gate contact. The bottom layer can be used to protect the conductive elements embedded in the dielectric layer from a wet etchant used to etch the etch stop layer.
-
-
-
-
-
-
-
-
-