-
公开(公告)号:US09960230B2
公开(公告)日:2018-05-01
申请号:US15400299
申请日:2017-01-06
Applicant: Infineon Technologies AG
Inventor: Romain Esteve , Dethard Peters , Wolfgang Bergner , Ralf Siemieniec , Thomas Aichinger , Daniel Kueck
IPC: H01L21/336 , H01L29/06 , H01L29/16 , H01L29/10 , H01L29/78 , H01L29/423 , H01L21/04 , H01L29/66
CPC classification number: H01L29/063 , H01L21/02236 , H01L21/045 , H01L21/0465 , H01L21/0475 , H01L21/049 , H01L21/3065 , H01L21/31111 , H01L21/324 , H01L21/3247 , H01L29/1095 , H01L29/1608 , H01L29/4236 , H01L29/42364 , H01L29/66068 , H01L29/66734 , H01L29/7813
Abstract: A SIC transistor device includes a silicon-carbide semiconductor substrate having a plurality of first doped regions laterally spaced apart from one another and beneath a main surface of the substrate, a second doped region extending from the main surface to a third doped region that is above the first doped regions, and a plurality of fourth doped regions in the substrate extending from the main surface to the first doped regions. The second doped region has a first conductivity type. The first, third and fourth doped regions have a second conductivity type opposite the first conductivity type. A gate trench extends through the second and third doped regions. The gate trench has sidewalls, a bottom and rounded corners between the bottom and the sidewalls.
-
公开(公告)号:US09543414B2
公开(公告)日:2017-01-10
申请号:US14567504
申请日:2014-12-11
Applicant: Infineon Technologies AG
Inventor: Romain Esteve , Dethard Peters , Wolfgang Bergner , Ralf Siemieniec , Thomas Aichinger , Daniel Kueck
IPC: H01L21/336 , H01L29/66 , H01L29/423 , H01L21/324 , H01L21/04 , H01L21/02 , H01L21/311 , H01L29/16
Abstract: A silicon-carbide semiconductor substrate having a plurality of first doped regions being laterally spaced apart from one another and beneath a main surface, and a second doped region extending from the main surface to a third doped region that is above the first doped regions is formed. Fourth doped regions extending from the main surface to the first doped regions are formed. A gate trench having a bottom that is arranged over a portion of one of the first doped regions is formed. A high-temperature step is applied to the substrate so as to realign silicon-carbide atoms along sidewalls of the trench and form rounded corners in the gate trench. A surface layer that forms along the sidewalls of the gate trench during the high-temperature step from the substrate is removed.
-
公开(公告)号:US12107128B2
公开(公告)日:2024-10-01
申请号:US18461042
申请日:2023-09-05
Applicant: Infineon Technologies AG
Inventor: Saurabh Roy , Thomas Aichinger , Hans-Joachim Schulze
CPC classification number: H01L29/1608 , H01L29/516 , H01L29/66053 , H01L29/78391
Abstract: A method of producing a semiconductor device includes forming a plurality of transistor cells in a SiC substrate and electrically connected in parallel to form a transistor having a specified operating temperature range. Forming each transistor cell includes forming a gate structure having a gate electrode, and a gate dielectric stack separating the gate electrode from the SiC substrate and including a ferroelectric insulator. The method further includes doping the ferroelectric insulator with a doping material such that the Curie temperature of the ferroelectric insulator is in a range above the specified operating temperature range of the transistor.
-
公开(公告)号:US11881512B2
公开(公告)日:2024-01-23
申请号:US17519161
申请日:2021-11-04
Applicant: Infineon Technologies AG
Inventor: Ralf Siemieniec , Thomas Aichinger , Romain Esteve , Ravi Keshav Joshi , Shiqin Niu
IPC: H01L29/16 , H01L29/66 , H01L29/423 , H01L29/78
CPC classification number: H01L29/1608 , H01L29/4236 , H01L29/66068 , H01L29/66348 , H01L29/66666 , H01L29/7802 , H01L29/7813 , H01L29/7827 , H01L29/7828
Abstract: A method includes providing a silicon carbide substrate, wherein a gate trench extends from a main surface of the silicon carbide substrate into the silicon carbide substrate and wherein a gate dielectric is formed on at least one sidewall of the gate trench, and forming a gate electrode in the gate trench, the gate electrode including a metal structure and a semiconductor layer between the metal structure and the gate dielectric.
-
公开(公告)号:US11342433B2
公开(公告)日:2022-05-24
申请号:US16693909
申请日:2019-11-25
Applicant: Infineon Technologies AG
Inventor: Ralf Siemieniec , Thomas Aichinger , Iris Moder , Francisco Javier Santos Rodriguez , Hans-Joachim Schulze , Carsten von Koblinski
IPC: H01L29/49 , H01L29/16 , H01L29/40 , H01L29/423 , H01L29/66 , H01L29/78 , H01L21/02 , H01L21/04 , H01L29/45
Abstract: A silicon carbide device includes a silicon carbide substrate having a body region and a source region of a transistor cell. Further, the silicon carbide device includes a titanium carbide gate electrode of the transistor cell.
-
公开(公告)号:US10896952B2
公开(公告)日:2021-01-19
申请号:US16797463
申请日:2020-02-21
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Paul Ellinghaus , Rudolf Elpelt , Romain Esteve , Florian Grasse , Caspar Leendertz , Shiqin Niu , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: H01L29/06 , H01L29/16 , H01L21/265 , H01L29/423 , H01L29/66 , H01L27/088
Abstract: A semiconductor device includes gate trenches formed in a SiC substrate and extending lengthwise in parallel in a first direction. A trench interval which defines a space between adjacent gate trenches extends in a second direction perpendicular to the first direction. Source regions of a first conductivity type formed in the SiC substrate occupy a first part of the space between adjacent gate trenches. Body regions of a second conductivity type opposite the first conductivity type formed in the SiC substrate and below the source regions occupy a second part of the space between adjacent gate trenches. Body contact regions of the second conductivity type formed in the SiC substrate occupy a third part of the space between adjacent gate trenches. Shielding regions of the second conductivity type formed deeper in the SiC substrate than the body regions adjoin a bottom of at least some of the gate trenches.
-
37.
公开(公告)号:US10700182B2
公开(公告)日:2020-06-30
申请号:US15979050
申请日:2018-05-14
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Romain Esteve , Daniel Kueck , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: G06F30/398 , H01L29/66 , H01L29/739 , H01L27/02 , H01L29/16 , H01L29/78 , H01L29/861 , H01L21/66
Abstract: By using at least one of a processor device and model transistor cells, a set of design parameters for at least one of a transistor cell and a drift structure of a wide band-gap semiconductor device is determined, wherein an on state failure-in-time rate and an off state failure-in-time rate of a gate dielectric of the transistor cell are within a same order of magnitude for a predefined on-state gate-to-source voltage, a predefined off-state gate-to-source voltage, and a predefined off-state drain-to-source voltage.
-
公开(公告)号:US20200098868A1
公开(公告)日:2020-03-26
申请号:US16576396
申请日:2019-09-19
Applicant: Infineon Technologies AG
Inventor: Reinhard Ploss , Thomas Aichinger , Roland Rupp , Hans-Joachim Schulze
IPC: H01L29/10 , H01L29/16 , H01L29/66 , H01L29/06 , H01L29/423
Abstract: An embodiment of a semiconductor device includes a trench gate structure extending from a first surface into a silicon carbide semiconductor body along a vertical direction. A body region of a first conductivity type adjoins a sidewall of the trench gate structure and includes a first body sub-region adjoining the sidewall and a second body sub-region adjoining the sidewall. At least one profile of dopants of the first conductivity type along the vertical direction includes a first doping peak in the first body sub-region and a second doping peak in the second body sub-region. A doping concentration of the first doping peak is larger than a doping concentration of the second doping peak.
-
公开(公告)号:US10586845B1
公开(公告)日:2020-03-10
申请号:US16193296
申请日:2018-11-16
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Wolfgang Bergner , Paul Ellinghaus , Rudolf Elpelt , Romain Esteve , Florian Grasse , Caspar Leendertz , Shiqin Niu , Dethard Peters , Ralf Siemieniec , Bernd Zippelius
IPC: H01L29/06 , H01L29/16 , H01L21/265 , H01L29/423 , H01L29/66 , H01L27/088
Abstract: According to an embodiment of a semiconductor device, the device includes gate trenches formed in a SiC substrate and extending lengthwise in parallel in a first direction. Rows of source regions of a first conductivity type are formed in the SiC substrate and extend lengthwise in parallel in a second direction which is transverse to the first direction. Rows of body regions of a second conductivity type opposite the first conductivity type are formed in the SiC substrate below the rows of source regions. Rows of body contact regions of the second conductivity type are formed in the SiC substrate. The rows of body contact regions extend lengthwise in parallel in the second direction. First shielding regions of the second conductivity type are formed deeper in the SiC substrate than the rows of body regions.
-
40.
公开(公告)号:US20180350968A1
公开(公告)日:2018-12-06
申请号:US16054419
申请日:2018-08-03
Applicant: Infineon Technologies AG
Inventor: Thomas Aichinger , Romain Esteve , Dethard Peters , Roland Rupp , Ralf Siemieniec
IPC: H01L29/78 , H01L29/66 , H01L29/06 , H01L29/739 , H01L29/08 , H01L29/40 , H01L29/417 , H01L27/06 , H01L29/04 , H01L29/36 , H01L29/872 , H01L29/861
Abstract: A semiconductor device includes trench structures that extend from a first surface into a semiconductor body. The trench structures include a gate structure and a contact structure that extends through the gate structure, respectively. Transistor mesas are between the trench structures. Each transistor mesa includes a body zone forming a first pn junction with a drift structure and a second pn junction with a source zone. Diode regions directly adjoin one of the contact structures form a third pn junction with the drift structure, respectively.
-
-
-
-
-
-
-
-
-