-
公开(公告)号:US10141432B2
公开(公告)日:2018-11-27
申请号:US15695019
申请日:2017-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Yu-Hsiang Hung , Ssu-I Fu , Jyh-Shyang Jenq
IPC: H01L21/3105 , H01L29/06 , H01L29/66 , H01L29/78
Abstract: A method for making a semiconductor device. A substrate having a fin structure is provided. A continuous dummy gate line is formed on the substrate. The dummy gate line strides across the fin structure. A source/drain structure is formed on the fin structure on both sides of the dummy gate line. An interlayer dielectric (ILD) is formed on the dummy gate line and around the dummy gate line. The ILD is polished to reveal a top surface of the dummy gate line. After polishing the ILD, the dummy gate line is segmented into separate dummy gates.
-
公开(公告)号:US20180331223A1
公开(公告)日:2018-11-15
申请号:US16028187
申请日:2018-07-05
Applicant: United Microelectronics Corp.
Inventor: Man-Ling Lu , Yu-Hsiang Hung , Chung-Fu Chang , Yen-Liang Wu , Wen-Jiun Shen , Chia-Jong Liu , Ssu-I Fu , Yi-Wei Chen
IPC: H01L29/78 , H01L29/66 , H01L21/308
CPC classification number: H01L29/7848 , H01L21/3086 , H01L29/66545 , H01L29/6656 , H01L29/66636 , H01L29/78
Abstract: A method of forming a semiconductor device is provided. At least one stacked structure is provided on a substrate. A first spacer material layer, a second spacer material layer, and a third spacer material layer are sequentially formed on the substrate and cover the stacked structure. The first, second, and third spacer material layers are etched to form a tri-layer spacer structure on the sidewall of the stacked structure. The tri-layer spacer structure includes, from one side of the stacked structure, a first spacer, a second spacer, and a third spacer, and a dielectric constant of the second spacer is less than each of a dielectric constant of the first spacer and a dielectric constant of the third spacer.
-
公开(公告)号:US20180166532A1
公开(公告)日:2018-06-14
申请号:US15890320
申请日:2018-02-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Hung , Wei-Chi Cheng , Jyh-Shyang Jenq , Tsung-Mu Yang
IPC: H01L29/06 , H01L21/768 , H01L23/535 , H01L29/78 , H01L29/66
Abstract: A method for fabricating semiconductor device is disclosed. First, a substrate is provided, and a gate structure is formed on the substrate. Next, a recess is formed adjacent to two sides of the gate structure, and an epitaxial layer is formed in the recess, in which a top surface of the epitaxial layer is lower than a top surface of the substrate. Next, a cap layer is formed on the epitaxial layer, in which a top surface of the cap layer is higher than a top surface of the substrate.
-
公开(公告)号:US09960123B2
公开(公告)日:2018-05-01
申请号:US15487396
申请日:2017-04-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ying-Chiao Wang , Yu-Hsiang Hung , Chao-Hung Lin , Ssu-I Fu , Chih-Kai Hsu , Jyh-Shyang Jenq
IPC: H01L23/544 , H01L21/28 , H01L21/033 , H01L21/311
CPC classification number: H01L23/544 , H01L21/0337 , H01L21/28008 , H01L21/28132 , H01L21/32139 , H01L2223/5442 , H01L2223/54426 , H01L2223/5446
Abstract: The present invention provides a method of forming a semiconductor structure. A wafer with a dicing region is provided, the dicing region comprises a central region, a middle region surrounds the central region, and a peripheral region surrounds the middle region. Next, an aligning mark is formed in the dicing region, wherein the aligning mark is a mirror symmetrical pattern and comprises a plurality of second patterns in the middle region and a plurality of third patterns in the third region, each third pattern has a plurality of lines and the lines comprises a plurality of inner lines which are formed by a sidewall image transfer (SIT) process.
-
公开(公告)号:US09947792B2
公开(公告)日:2018-04-17
申请号:US14703904
申请日:2015-05-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Li-Wei Feng , Shih-Hung Tsai , Chao-Hung Lin , Chih-Kai Hsu , Yu-Hsiang Hung , Jyh-Shyang Jenq
CPC classification number: H01L29/785 , H01L29/66795 , H01L29/66803
Abstract: A method for fabricating semiconductor device is disclosed. The method includes the steps of: providing a substrate having a first fin-shaped structure thereon; forming a spacer adjacent to the first fin-shaped structure; using the spacer as mask to remove part of the substrate for forming a second fin-shaped structure, in which the second fin-shaped structure comprises a top portion and a bottom portion; and forming a doped portion in the bottom portion of the second fin-shaped structure.
-
公开(公告)号:US09929234B2
公开(公告)日:2018-03-27
申请号:US15144842
申请日:2016-05-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Hung , Wei-Chi Cheng , Jyh-Shyang Jenq , Tsung-Mu Yang
IPC: H01L21/02 , H01L29/06 , H01L29/78 , H01L29/66 , H01L23/535 , H01L21/768
CPC classification number: H01L29/0653 , H01L21/28518 , H01L21/76805 , H01L21/76843 , H01L21/76855 , H01L21/76895 , H01L23/485 , H01L23/535 , H01L29/66795 , H01L29/785
Abstract: A method for fabricating semiconductor device is disclosed. First, a substrate is provided, and a gate structure is formed on the substrate. Next, a recess is formed adjacent to two sides of the gate structure, and an epitaxial layer is formed in the recess, in which a top surface of the epitaxial layer is lower than a top surface of the substrate. Next, a cap layer is formed on the epitaxial layer, in which a top surface of the cap layer is higher than a top surface of the substrate.
-
公开(公告)号:US09905464B2
公开(公告)日:2018-02-27
申请号:US15014034
申请日:2016-02-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Hsiang Hung , Ssu-I Fu , Chao-Hung Lin , Chih-Kai Hsu , Jyh-Shyang Jenq
IPC: H01L21/76 , H01L21/82 , H01L21/768 , H01L21/033 , H01L21/8234 , H01L23/535 , H01L27/11 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
CPC classification number: H01L21/76897 , H01L21/0332 , H01L21/0335 , H01L21/0337 , H01L21/0338 , H01L21/76816 , H01L21/76895 , H01L21/823418 , H01L21/823431 , H01L21/823475 , H01L21/823481 , H01L23/535 , H01L27/1104 , H01L27/1116 , H01L28/00 , H01L29/0653 , H01L29/0847 , H01L29/66545 , H01L29/7851
Abstract: A semiconductor device and method of forming the same, the semiconductor device includes a first and second fin shaped structures, a first and second gate structures and a first and second plugs. The first and second fin shaped structures are disposed on a first region and a second region of a substrate and the first and second gate structure are disposed across the first and second fin shaped structures, respectively. A dielectric layer is disposed on the substrate, covering the first and second gate structure. The first and second plugs are disposed in the dielectric layer, wherein the first plug is electrically connected first source/drain regions adjacent to the first gate structure and contacts sidewalls of the first gate structure, and the second plug is electrically connected to second source/drain regions adjacent to the second gate structure and not contacting sidewalls of the second gate structure.
-
公开(公告)号:US20180047810A1
公开(公告)日:2018-02-15
申请号:US15259060
申请日:2016-09-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Kai Hsu , Ssu-I Fu , Yu-Hsiang Hung , Wei-Chi Cheng , Jyh-Shyang Jenq
IPC: H01L29/08 , H01L29/66 , H01L29/78 , H01L29/423
CPC classification number: H01L29/0847 , H01L21/283 , H01L29/42356 , H01L29/42368 , H01L29/665 , H01L29/66545 , H01L29/66636 , H01L29/78 , H01L29/7833 , H01L29/7848 , H01L29/785
Abstract: A method for fabricating semiconductor device is disclosed. First, a substrate is provided, a gate structure is formed on the substrate, a recess is formed adjacent to the gate structure, a buffer layer is formed in the recess, and an epitaxial layer is formed on the buffer layer. Preferably, the buffer layer includes a crescent moon shape.
-
公开(公告)号:US20170358455A1
公开(公告)日:2017-12-14
申请号:US15688885
申请日:2017-08-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wen-Jiun Shen , Ssu-I Fu , Yen-Liang Wu , Chia-Jong Liu , Yu-Hsiang Hung , Chung-Fu Chang , Man-Ling Lu , Yi-Wei Chen
IPC: H01L21/308 , H01L27/088 , H01L21/306 , H01L21/8234 , H01L21/02
CPC classification number: H01L21/308 , H01L21/02238 , H01L21/30604 , H01L21/823431 , H01L27/0886 , H01L29/66818
Abstract: A fin-shaped structure includes a substrate having a first fin-shaped structure located in a first area and a second fin-shaped structure located in a second area, wherein the second fin-shaped structure includes a ladder-shaped cross-sectional profile part. The present invention also provides two methods of forming this fin-shaped structure. In one case, a substrate having a first fin-shaped structure and a second fin-shaped structure is provided. A treatment process is performed to modify an external surface of the top of the second fin-shaped structure, thereby forming a modified part. A removing process is performed to remove the modified part through a high removing selectivity to the first fin-shaped structure and the second fin-shaped structure, and the modified part, thereby the second fin-shaped structure having a ladder-shaped cross-sectional profile part is formed.
-
公开(公告)号:US09659873B2
公开(公告)日:2017-05-23
申请号:US14836947
申请日:2015-08-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ying-Chiao Wang , Yu-Hsiang Hung , Chao-Hung Lin , Ssu-I Fu , Chih-Kai Hsu , Jyh-Shyang Jenq
IPC: H01L29/06 , H01L21/765 , H01L21/762 , G03F9/00 , H01L23/544 , H01L21/28 , H01L21/311 , H01L21/033
CPC classification number: H01L23/544 , H01L21/0337 , H01L21/28008 , H01L21/28132 , H01L21/32139 , H01L2223/5442 , H01L2223/54426 , H01L2223/5446
Abstract: The present invention provides a semiconductor structure comprising a wafer and an aligning mark. The wafer has a dicing region which comprises a central region, a middle region surrounds the central region, and a peripheral region surrounds the middle region. The aligning mark is disposed in the dicing region, wherein the alignment mark is a mirror symmetrical pattern. The aligning mark comprises a plurality of second patterns in the middle region and a plurality of third patterns disposed in peripheral region, wherein each third pattern comprises a plurality of lines, and a width of the line is 10 times less than a width of the L-shapes. The present invention further provides a method of forming the same.
-
-
-
-
-
-
-
-
-