SPACER STRUCTURE FOR TRANSISTOR DEVICE AND METHOD OF MANUFACTURING SAME
    1.
    发明申请
    SPACER STRUCTURE FOR TRANSISTOR DEVICE AND METHOD OF MANUFACTURING SAME 有权
    用于晶体管器件的间隔结构及其制造方法

    公开(公告)号:US20120056305A1

    公开(公告)日:2012-03-08

    申请号:US12874362

    申请日:2010-09-02

    IPC分类号: H01L29/73 H01L21/331

    摘要: The present disclosure provides a bipolar junction transistor (BJT) device and methods for manufacturing the BJT device. In an embodiment, the BJT device includes: a semiconductor substrate having a collector region, and a material layer disposed over the semiconductor layer. The material layer has a trench therein that exposes a portion of the collector region. A base structure, spacers, and emitter structure are disposed within the trench of the material layer. Each spacer has a top width and a bottom width, the top width being substantially equal to the bottom width.

    摘要翻译: 本公开提供了一种双极结型晶体管(BJT)器件和用于制造BJT器件的方法。 在一个实施例中,BJT器件包括:具有集电极区域和设置在半导体层上的材料层的半导体衬底。 材料层在其中具有暴露出集电极区域的一部分的沟槽。 基底结构,间隔物和发射体结构设置在材料层的沟槽内。 每个间隔物具有顶部宽度和底部宽度,顶部宽度基本上等于底部宽度。

    Spacer structure for transistor device and method of manufacturing same
    2.
    发明授权
    Spacer structure for transistor device and method of manufacturing same 有权
    晶体管器件的间隔结构及其制造方法

    公开(公告)号:US08501572B2

    公开(公告)日:2013-08-06

    申请号:US12874362

    申请日:2010-09-02

    IPC分类号: H01L21/331

    摘要: The present disclosure provides a bipolar junction transistor (BJT) device and methods for manufacturing the BJT device. In an embodiment, the BJT device includes: a semiconductor substrate having a collector region, and a material layer disposed over the semiconductor layer. The material layer has a trench therein that exposes a portion of the collector region. A base structure, spacers, and emitter structure are disposed within the trench of the material layer. Each spacer has a top width and a bottom width, the top width being substantially equal to the bottom width.

    摘要翻译: 本公开提供了一种双极结型晶体管(BJT)器件和用于制造BJT器件的方法。 在一个实施例中,BJT器件包括:具有集电极区域和设置在半导体层上的材料层的半导体衬底。 材料层在其中具有暴露出集电极区域的一部分的沟槽。 基底结构,间隔物和发射体结构设置在材料层的沟槽内。 每个间隔物具有顶部宽度和底部宽度,顶部宽度基本上等于底部宽度。

    Method for forming CMOS image sensors
    3.
    发明授权
    Method for forming CMOS image sensors 有权
    CMOS图像传感器的形成方法

    公开(公告)号:US08987033B2

    公开(公告)日:2015-03-24

    申请号:US13196560

    申请日:2011-08-02

    IPC分类号: H01L21/00 H01L27/146

    CPC分类号: H01L27/1463

    摘要: A method includes forming a blocking layer over a substrate, and etching the blocking layer to form a trench in the blocking layer. A dielectric layer is formed, wherein the dielectric layer comprises a first portion over the blocking layer, and a second portion in the trench. After the step of forming the dielectric layer, an implantation is performed to implant an impurity into the substrate to form a deep well region. After the implantation, the dielectric layer and the blocking layer are removed.

    摘要翻译: 一种方法包括在衬底上形成阻挡层,并蚀刻阻挡层以在阻挡层中形成沟槽。 形成介电层,其中电介质层包括阻挡层上的第一部分和沟槽中的第二部分。 在形成介电层的步骤之后,进行注入以将杂质注入衬底以形成深阱区。 在植入之后,去除介电层和阻挡层。

    Method for Forming CMOS Image Sensors
    4.
    发明申请
    Method for Forming CMOS Image Sensors 有权
    CMOS图像传感器的形成方法

    公开(公告)号:US20130034929A1

    公开(公告)日:2013-02-07

    申请号:US13196560

    申请日:2011-08-02

    IPC分类号: H01L31/18

    CPC分类号: H01L27/1463

    摘要: A method includes forming a blocking layer over a substrate, and etching the blocking layer to form a trench in the blocking layer. A dielectric layer is formed, wherein the dielectric layer comprises a first portion over the blocking layer, and a second portion in the trench. After the step of forming the dielectric layer, an implantation is performed to implant an impurity into the substrate to form a deep well region. After the implantation, the dielectric layer and the blocking layer are removed.

    摘要翻译: 一种方法包括在衬底上形成阻挡层,并蚀刻阻挡层以在阻挡层中形成沟槽。 形成介电层,其中电介质层包括阻挡层上的第一部分和沟槽中的第二部分。 在形成介电层的步骤之后,进行注入以将杂质注入衬底以形成深阱区。 在植入之后,去除介电层和阻挡层。

    Magnetoresistive random access memory device and method of making same

    公开(公告)号:US10553785B2

    公开(公告)日:2020-02-04

    申请号:US13452230

    申请日:2012-04-20

    摘要: This description relates to a method for fabricating a magnetoresistive random access memory (MRAM) device having a plurality of magnetic tunnel junction (MTJ) units. The method includes forming a bottom conductive layer, forming an anti-ferromagnetic layer and forming a tunnel layer over the bottom conductive layer and the anti-ferromagnetic layer. The method further includes forming a free magnetic layer, having a magnetic moment aligned in a direction that is adjustable by applying an electromagnetic field, over the tunnel layer and forming a top conductive layer over the free magnetic layer. The method further includes performing at least one lithographic process to remove portions of the bottom conductive layer, the anti-ferromagnetic layer, the tunnel layer, the free magnetic layer and the top conductive layer that is uncovered by the photoresist layer until the bottom conductive layer is exposed and removing portions of at least one sidewall of the MTJ unit.

    Hole first hardmask definition
    7.
    发明授权
    Hole first hardmask definition 有权
    孔第一硬掩模定义

    公开(公告)号:US08569849B2

    公开(公告)日:2013-10-29

    申请号:US13618908

    申请日:2012-09-14

    IPC分类号: H01L29/82

    CPC分类号: H01L43/12 G11C11/16

    摘要: A semiconductor device and a method of manufacture are provided, such as a MTJ device and a method of manufacturing a MTJ device. The MTJ device may include a bottom electrode, a MTJ stack, and a top electrode, wherein the top electrode is formed using a hole-filling technique. The top electrode may have slanted sidewalls. The MTJ stack may be formed by depositing corresponding MTJ layers. A patterned mask may be formed and patterned over the MTJ layers to form an opening defining the top electrode. The opening is filled with a conductive material to form the top electrode. The top electrode is then used as a mask to pattern the MTJ layers, thereby forming a MTJ stack.

    摘要翻译: 提供半导体器件和制造方法,例如MTJ器件和制造MTJ器件的方法。 MTJ装置可以包括底部电极,MTJ堆叠和顶部电极,其中顶部电极使用填充孔技术形成。 顶部电极可以具有倾斜的侧壁。 可以通过沉积相应的MTJ层来形成MTJ堆叠。 可以在MTJ层上形成并图案化图案化掩模以形成限定顶部电极的开口。 开口填充有导电材料以形成顶部电极。 然后将顶部电极用作掩模以对MTJ层进行图案化,从而形成MTJ堆叠。

    MRAM Device and Fabrication Method Thereof

    公开(公告)号:US20130026585A1

    公开(公告)日:2013-01-31

    申请号:US13190966

    申请日:2011-07-26

    IPC分类号: H01L29/82 H01L43/12

    CPC分类号: H01L43/12 H01L43/08

    摘要: According to an embodiment, a magnetoresistive random access memory (MRAM) device comprises a bottom electrode, a stack, a dielectric material, a dielectric layer, and a conductive material. The bottom electrode is over a substrate, and the stack is over the bottom electrode. The stack comprises a magnetic tunnel junction (MTJ) and a top electrode. The dielectric material is along a sidewall of the stack, and the dielectric material has a height greater than a thickness of the MTJ and less than a stack height. The dielectric layer is over the stack and the dielectric material. The conductive material extends through the dielectric layer to the top electrode of the stack.

    Gated semiconductor device and method of fabricating same
    10.
    发明授权
    Gated semiconductor device and method of fabricating same 有权
    门式半导体器件及其制造方法

    公开(公告)号:US08227850B2

    公开(公告)日:2012-07-24

    申请号:US12723381

    申请日:2010-03-12

    IPC分类号: H01L29/76

    摘要: A method for fabricating a gated semiconductor device, and the device resulting from performing the method. In a preferred embodiment, the method includes forming a hard mask for use in gate formation on one or more layers of alternately insulating and conducting material that have been formed on a substrate. The hard mask preferably includes three layers; a lower nitride layer, a middle oxide, and an upper nitride layer. In this embodiment, the middle oxide layer is formed with the rest of the hard mask, and then reduced in a lateral dimension, preferably using a DHF dip. A dielectric layer formed over the gate structure, including the hard mask, then etched back, self-aligns to be reduced-dimension oxide layer. In addition, where two conducting, that is gate layers are present, the lower layer is laterally reduced in dimension on at least one side to create an undercut.

    摘要翻译: 一种用于制造门控半导体器件的方法,以及由执行该方法产生的器件。 在一个优选实施例中,该方法包括形成用于在基板上形成的交替绝缘和导电材料的一层或多层上形成栅极的硬掩模。 硬掩模优选包括三层; 下氮化物层,中间氧化物和上氮化物层。 在该实施例中,中间氧化物层与硬掩模的其余部分形成,然后以侧向尺寸减小,优选使用DHF浸渍。 形成在栅极结构上方的电介质层,包括硬掩模,然后被回蚀,自对准成为尺寸减小的氧化物层。 此外,当存在两个导电(即栅极层)时,下层在至少一侧的横向尺寸上横向减小以产生底切。