Circuit for wordline autobooting in memory and method therefor

    公开(公告)号:US10573365B2

    公开(公告)日:2020-02-25

    申请号:US16251882

    申请日:2019-01-18

    Abstract: In a spin-torque magnetic random access memory (MRAM) that includes local source lines, auto-booting of the word line is used to reduce power consumption by reusing charge already present from driving a plurality of bit lines during writing operations. Auto-booting is accomplished by first driving a global word line to a first voltage. Driving the global word line to a first voltage results in a second voltage passed to the word lines. Subsequent driving of the plurality of bit lines that are capacitively coupled to the word line causes the word line voltage to be increased to a level desired to allow sufficient current to flow through a selected memory cell to write information into the selected memory cell.

    Write verify programming of a memory device

    公开(公告)号:US10269405B2

    公开(公告)日:2019-04-23

    申请号:US15605508

    申请日:2017-05-25

    Abstract: A memory device is configured to identify a set of bit cells to be changed from a first state to a second state. In some examples, the memory device may apply a first voltage to the set of bit cells to change a least a first portion of the set of bit cells to the second state. In some cases, the memory device may also identify a second portion of the bit cells that remained in the first state following the application of the first voltage. In these cases, the memory device may apply a second voltage having a greater magnitude, duration, or both to the second portion of the set of bit cells in order to set the second portion of bit cells to the second state.

    Methods and devices for healing reset errors in a magnetic memory

    公开(公告)号:US10146601B2

    公开(公告)日:2018-12-04

    申请号:US14297386

    申请日:2014-06-05

    Abstract: A method is provided for healing reset errors for a magnetic memory using destructive read with selective write-back, including for example, a self-referenced read of spin-torque bits in an MRAM. Memory cells are prepared for write back by one of identifying memory cells determined in error using an error correcting code and inverting the inversion bit for those memory cells determined in error; identifying memory cells determined in error using an error correcting code and resetting a portion of the memory cells to the first state; and resetting one or more memory cells to the first state.

    ECC WORD CONFIGURATION FOR SYSTEM-LEVEL ECC COMPATIBILITY

    公开(公告)号:US20170104498A1

    公开(公告)日:2017-04-13

    申请号:US15385130

    申请日:2016-12-20

    CPC classification number: H03M13/2906 G06F11/1012 G06F11/1076

    Abstract: In some examples, a memory device includes memory arrays configured to store pages of data organized into multiple ECC words. The memory device also includes at least one input/output pad for each ECC word associated with a page, such that a first level of error correction may be performed by the memory device on each of the ECC words associated with a page and a second level of error correction may be performed on the data output by each of the input/output pads during a particular period of time. Each of the one or more input/output pads of the memory device may be configured to provide only one bit of data per ECC word to an external source during an access from an external source.

Patent Agency Ranking