TECHNIQUES FOR DECOUPLED ACCESS-EXECUTE NEAR-MEMORY PROCESSING

    公开(公告)号:US20200026513A1

    公开(公告)日:2020-01-23

    申请号:US16585521

    申请日:2019-09-27

    Abstract: Techniques for decoupled access-execute near-memory processing include examples of first or second circuitry of a near-memory processor receiving instructions that cause the first circuitry to implement system memory access operations to access one or more data chunks and the second circuitry to implement compute operations using the one or more data chunks.

    MULTI-LEVEL SYSTEM MEMORY WITH A BATTERY BACKED UP PORTION OF A NON VOLATILE MEMORY LEVEL

    公开(公告)号:US20190163628A1

    公开(公告)日:2019-05-30

    申请号:US16262691

    申请日:2019-01-30

    Abstract: An apparatus is described. The apparatus includes memory control logic circuitry having circuity to a limit an amount of dirty data kept in a volatile level of a multi-level memory. The volatile level of the multi-level memory to act as a cache for a non-volatile, lower level of the multi-level memory. The amount of dirty data in the cache to be limited by the memory control logic circuitry to less than the capacity of the cache.

    VIRTUAL MACHINE REPLICATION AND MIGRATION
    7.
    发明申请

    公开(公告)号:US20200042343A1

    公开(公告)日:2020-02-06

    申请号:US16586859

    申请日:2019-09-27

    Abstract: Examples herein relate to checkpoint replication and copying of updated checkpoint data. For example, a memory controller coupled to a memory can receive a write request with an associated address to write or update checkpoint data and track updates to checkpoint data based on at least two levels of memory region sizes. A first level is associated with a larger memory region size than a memory region size associated with the second level. In some examples, the first level is a cache-line memory region size and the second level is a page memory region size. Updates to the checkpoint data can be tracked at the second level unless an update was previously tracked at the first level. Reduced amounts of updated checkpoint data can be transmitted during a checkpoint replication by using multiple region size trackers.

    METHOD, SYSTEM, AND DEVICE FOR NEAR-MEMORY PROCESSING WITH CORES OF A PLURALITY OF SIZES

    公开(公告)号:US20190041952A1

    公开(公告)日:2019-02-07

    申请号:US16107215

    申请日:2018-08-21

    Abstract: A device is configured to be in communication with one or more host cores via a first communication path. A first set of processing-in-memory (PIM) cores and a second set of PIM cores are configured to be in communication with a memory included in the device over a second communication path, wherein the first set of PIM cores have greater processing power than the second set of PIM cores, and wherein the second communication path has a greater bandwidth for data transfer than the first communication path. Code offloaded by the one or more host cores are executed in the first set of PIM cores and the second set of PIM cores.

Patent Agency Ranking