-
公开(公告)号:US20180165065A1
公开(公告)日:2018-06-14
申请号:US15575334
申请日:2015-06-17
Applicant: Intel Corporation
Inventor: Charles C. KUO , Justin S. BROCKMAN , Juan G. ALZATE VINASCO , Kaan OGUZ , Kevin P. O'BRIEN , Brian S. DOYLE , Mark L. DOCZY , Satyarth SURI , Robert S. CHAU , Prashant MAJHI , Ravi PILLARISETTY , Elijah V. KARPOV
Abstract: Described is an apparatus which comprises: a magnetic tunneling junction (MTJ) device with out-of-plane magnetizations for its free and fixed magnetic layers, and configured to have a magnetization offset away from a center and closer to a switching threshold of the MTJ device; and logic for generating random numbers according to a resistive state of the MTJ device.
-
公开(公告)号:US20230200043A1
公开(公告)日:2023-06-22
申请号:US18109780
申请日:2023-02-14
Applicant: Intel Corporation
Inventor: Travis W. LAJOIE , Abhishek A. SHARMA , Van H. LE , Chieh-Jen KU , Pei-Hua WANG , Jack T. KAVALIEROS , Bernhard SELL , Tahir GHANI , Gregory GEORGE , Akash GARG , Julie ROLLINS , Allen B. GARDINER , Shem OGADHOH , Juan G. ALZATE VINASCO , Umut ARSLAN , Fatih HAMZAOGLU , Nikhil MEHTA , Yu-Wen HUANG , Shu ZHOU
IPC: H10B12/00
Abstract: Embodiments herein describe techniques for a semiconductor device including a substrate, a first inter-level dielectric (ILD) layer above the substrate, and a second ILD layer above the first ILD layer. A first capacitor and a second capacitor are formed within the first ILD layer and the second ILD layer. A first top plate of the first capacitor and a second top plate of the second capacitor are formed at a boundary between the first ILD layer and the second ILD layer. The first capacitor and the second capacitor are separated by a dielectric area in the first ILD layer. The dielectric area includes a first dielectric area that is coplanar with the first top plate or the second top plate, and a second dielectric area above the first dielectric area and to separate the first top plate and the second top plate. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20200350412A1
公开(公告)日:2020-11-05
申请号:US16400758
申请日:2019-05-01
Applicant: Intel Corporation
Inventor: Chieh-Jen KU , Bernhard SELL , Pei-Hua WANG , Gregory GEORGE , Travis W. LAJOIE , Abhishek A. SHARMA , Van H. LE , Jack T. KAVALIEROS , Tahir GHANI , Juan G. ALZATE VINASCO
IPC: H01L29/22 , H01L29/66 , H01L29/786
Abstract: Thin film transistors having alloying source or drain metals are described. In an example, an integrated circuit structure includes a semiconducting oxide material over a gate electrode. A pair of conductive contacts is on a first region of the semiconducting oxide material. A second region of the semiconducting oxide material is between the pair of conductive contacts. The pair of conductive contacts includes a metal species. The metal species is in the first region of the semiconducting oxide material but not in the second region of the semiconducting oxide material.
-
公开(公告)号:US20210305255A1
公开(公告)日:2021-09-30
申请号:US16828507
申请日:2020-03-24
Applicant: Intel Corporation
Inventor: Juan G. ALZATE VINASCO , Travis W. LAJOIE , Abhishek A. SHARMA , Kimberly L. PIERCE , Elliot N. TAN , Yu-Jin CHEN , Van H. LE , Pei-Hua WANG , Bernhard SELL
IPC: H01L27/108 , H01L23/528 , H01L23/522 , H01L49/02
Abstract: Embodiments herein describe techniques for a memory device including at least two memory cells. A first memory cell includes a first storage cell and a first transistor to control access to the first storage cell. A second memory cell includes a second storage cell and a second transistor to control access to the second storage cell. A shared contact electrode is shared between the first transistor and the second transistor, the shared contact electrode being coupled to a source area or a drain area of the first transistor, coupled to a source area or a drain area of the second transistor, and further being coupled to a bit line of the memory device. Other embodiments may be described and/or claimed.
-
5.
公开(公告)号:US20210098373A1
公开(公告)日:2021-04-01
申请号:US16583691
申请日:2019-09-26
Applicant: Intel Corporation
Inventor: Travis W. LAJOIE , Abhishek A. SHARMA , Juan G. ALZATE VINASCO , Chieh-Jen KU , Shem O. OGADHOH , Allen B. GARDINER , Blake C. LIN , Yih WANG , Pei-Hua WANG , Jack T. KAVALIEROS , Bernhard SELL , Tahir GHANI
IPC: H01L23/528 , H01L21/768 , H01L23/522
Abstract: Integrated circuit structures having differentiated interconnect lines in a same dielectric layer, and methods of fabricating integrated circuit structures having differentiated interconnect lines in a same dielectric layer, are described. In an example, an integrated circuit structure includes an inter-layer dielectric (ILD) layer above a substrate. A plurality of conductive interconnect lines is in the ILD layer. The plurality of conductive interconnect lines includes a first interconnect line having a first height, and a second interconnect line immediately laterally adjacent to but spaced apart from the first interconnect line, the second interconnect line having a second height less than the first height.
-
公开(公告)号:US20240049450A1
公开(公告)日:2024-02-08
申请号:US18381119
申请日:2023-10-17
Applicant: Intel Corporation
Inventor: Travis W. LAJOIE , Abhishek A. SHARMA , Van H. LE , Chieh-Jen KU , Pei-Hua WANG , Jack T. KAVALIEROS , Bernhard SELL , Tahir GHANI , Gregory GEORGE , Akash GARG , Allen B. GARDINER , Shem OGADHOH , Juan G. ALZATE VINASCO , Umut ARSLAN , Fatih HAMZAOGLU , Nikhil MEHTA , Jared STOEGER , Yu-Wen HUANG , Shu ZHOU
CPC classification number: H10B12/315 , H01L27/1218 , H01L27/1222 , H01L27/1225 , H01L28/82 , H01L27/1248 , H01L27/1255 , H01L28/55 , H01L28/65 , H01L27/124 , H10B12/312 , H10B12/0335
Abstract: Embodiments herein describe techniques for a semiconductor device including a substrate. A first capacitor includes a first top plate and a first bottom plate above the substrate. The first top plate is coupled to a first metal electrode within an inter-level dielectric (ILD) layer to access the first capacitor. A second capacitor includes a second top plate and a second bottom plate, where the second top plate is coupled to a second metal electrode within the ILD layer to access the second capacitor. The second metal electrode is disjoint from the first metal electrode. The first capacitor is accessed through the first metal electrode without accessing the second capacitor through the second metal electrode. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20210125992A1
公开(公告)日:2021-04-29
申请号:US16645362
申请日:2017-12-22
Applicant: Intel Corporation
Inventor: Travis LAJOIE , Tahir GHANI , Jack T. KAVALIEROS , Shem O. OGADHOH , Yih WANG , Bernhard SELL , Allen GARDINER , Blake LIN , Juan G. ALZATE VINASCO , Pei-Hua WANG , Chieh-Jen KU , Abhishek A. SHARMA
IPC: H01L27/108 , H01L27/12
Abstract: Embodiments herein describe techniques for a semiconductor device having an interconnect structure above a substrate. The interconnect structure may include an inter-level dielectric (ILD) layer and a separation layer above the ILD layer. A first conductor and a second conductor may be within the ILD layer. The first conductor may have a first physical configuration, and the second conductor may have a second physical configuration different from the first physical configuration. Other embodiments may be described and/or claimed.
-
-
-
-
-
-