MOS structures with contact projections for lower contact resistance and methods for fabricating the same
    1.
    发明授权
    MOS structures with contact projections for lower contact resistance and methods for fabricating the same 有权
    具有用于较低接触电阻的接触突起的MOS结构及其制造方法

    公开(公告)号:US07670932B2

    公开(公告)日:2010-03-02

    申请号:US11762133

    申请日:2007-06-13

    IPC分类号: C12N15/75

    摘要: MOS structures with contact projections for lower contact resistance and methods for fabricating such MOS structures have been provided. In an embodiment, a method comprises providing a semiconductor substrate, fabricating a gate stack on the substrate, and forming a contact projection on the substrate. Ions of a conductivity-determining type are implanted within the substrate using the gate stack as an ion implantation mask to form impurity-doped regions within the substrate. A metal silicide layer is formed on the contact projection and a contact is formed to the metal silicide layer. The contact is in electrical communication with the impurity-doped regions via the contact projection.

    摘要翻译: 已经提供了具有用于较低接触电阻的接触突起的MOS结构以及用于制造这种MOS结构的方法。 在一个实施例中,一种方法包括提供半导体衬底,在衬底上制造栅极堆叠,以及在衬底上形成接触突起。 使用栅极堆叠作为离子注入掩模将电导率确定类型的离子注入到衬底内,以在衬底内形成杂质掺杂区域。 在接触突起上形成金属硅化物层,并且与金属硅化物层形成接触。 触点通过接触突起与杂质掺杂区电连通。

    METHOD OF OPTIMIZING SIDEWALL SPACER SIZE FOR SILICIDE PROXIMITY WITH IN-SITU CLEAN
    2.
    发明申请
    METHOD OF OPTIMIZING SIDEWALL SPACER SIZE FOR SILICIDE PROXIMITY WITH IN-SITU CLEAN 有权
    利用现场清洁优化硅酸盐污染物尺寸的方法

    公开(公告)号:US20090286389A1

    公开(公告)日:2009-11-19

    申请号:US12122840

    申请日:2008-05-19

    IPC分类号: H01L21/3205 H01L21/4763

    摘要: A method that includes forming a gate of a semiconductor device on a substrate, and etching sidewall spacers on sides of the gate to provide a proximity value, where the proximity value is defined as a distance between the gate and an edge of a performance-enhancing region. The sidewall spacers are used to define the edge of the region during formation of the region in the substrate. The method also includes pre-cleaning the gate and the substrate in preparation for formation of the region, where the etching and the pre-cleaning are performed in a continuous vacuum.

    摘要翻译: 一种方法,包括在衬底上形成半导体器件的栅极,并且蚀刻栅极侧面上的侧壁间隔物以提供接近值,其中接近值被定义为栅极与性能增强的边缘之间的距离 地区。 侧壁间隔件用于在衬底中形成区域期间限定区域的边缘。 该方法还包括预先清洁栅极和基板以准备形成区域,其中在连续真空中进行蚀刻和预清洁。

    ELECTRONIC DEVICE AND METHOD OF BIASING
    3.
    发明申请
    ELECTRONIC DEVICE AND METHOD OF BIASING 有权
    电子设备和偏置方法

    公开(公告)号:US20090090969A1

    公开(公告)日:2009-04-09

    申请号:US11867743

    申请日:2007-10-05

    IPC分类号: H01L27/12 H01L21/84

    CPC分类号: H01L21/84 H01L27/1203

    摘要: A first bias charge is provided to first bias region at a first level of an electronic device, the first bias region directly underlying a first transistor having a channel region at a second level that is electrically isolated from the first bias region. A voltage threshold of the first transistor is based upon the first bias charge. A second bias charge is provided to second bias region at the first level of an electronic device, the second bias region directly underlying a second transistor having a channel region at a second level that is electrically isolated from the first bias region. A voltage threshold of the second transistor is based upon the second bias charge.

    摘要翻译: 第一偏置电荷被提供给电子器件的第一电平处的第一偏置区域,直接位于第一晶体管下方的第一偏置区域具有与第一偏置区域电隔离的第二电平的沟道区域。 第一晶体管的电压阈值基于第一偏置电荷。 第二偏置电荷被提供给电子器件的第一电平处的第二偏置区域,第二偏置区域直接位于具有与第一偏置区域电隔离的第二电平的沟道区域的第二晶体管的正下方。 第二晶体管的电压阈值基于第二偏置电荷。

    Semiconductor device having silicide layers formed using a collimated metal layer
    4.
    发明授权
    Semiconductor device having silicide layers formed using a collimated metal layer 有权
    具有使用准直金属层形成的硅化物层的半导体器件

    公开(公告)号:US06255215B1

    公开(公告)日:2001-07-03

    申请号:US09175652

    申请日:1998-10-20

    IPC分类号: H01L2144

    CPC分类号: H01L21/28518

    摘要: A process for forming a silicide layer using a metal layer formed by collimated deposition is provided. The collimated metal layer may, for example, be formed by sputtering metal particles and filtering the metal particles prior to forming the metal layer. By depositing metal in this manner, the resistance of the resultant metal silicide layer can be reduced as compared to metal silicide layers formed using conventional techniques. Lower silicidation reaction temperatures may also be employed.

    摘要翻译: 提供了使用通过准直沉积形成的金属层形成硅化物层的工艺。 准直金属层可以例如通过溅射金属颗粒并在形成金属层之前过滤金属颗粒来形成。 通过以这种方式沉积金属,与使用常规技术形成的金属硅化物层相比,所得金属硅化物层的电阻可以降低。 也可以采用较低的硅化反应温度。

    Method for making a high performance transistor
    5.
    发明授权
    Method for making a high performance transistor 失效
    制造高性能晶体管的方法

    公开(公告)号:US6117742A

    公开(公告)日:2000-09-12

    申请号:US079760

    申请日:1998-05-15

    摘要: The present invention is directed to a method for manufacturing a semiconductor device having a reduced feature size and improved electrical performance characteristics. The method includes forming at least one masking layer and forming an opening in said masking layer. The method further includes forming a metal layer above at least a portion of said masking layer and removing said masking layer to define a gate electrode comprised of a portion of said metal layer. The method also includes removing the masking layer to expose portions of the surface of the substrate and doping the exposed portions of the substrate to define at least one source or drain region.

    摘要翻译: 本发明涉及一种具有减小的特征尺寸和改善的电性能特性的半导体器件的制造方法。 该方法包括形成至少一个掩模层并在所述掩模层中形成开口。 该方法还包括在所述掩模层的至少一部分上形成金属层,并去除所述掩模层以限定由所述金属层的一部分组成的栅电极。 该方法还包括去除掩模层以暴露衬底表面的部分并掺杂衬底的暴露部分以限定至少一个源极或漏极区域。

    Method of integrating Ldd implantation for CMOS device fabrication
    6.
    发明授权
    Method of integrating Ldd implantation for CMOS device fabrication 失效
    整合Ldd植入用于CMOS器件制造的方法

    公开(公告)号:US06043533A

    公开(公告)日:2000-03-28

    申请号:US944377

    申请日:1997-10-06

    摘要: A method of integrating lightly doped drain implantation for complementary metal oxide semiconductor (CMOS) device fabrication includes providing a semiconductor substrate having a p-well region and an n-well region. A patterned gate oxide and gate electrode are formed on each of the p-well region and the n-well region. One of either the p-well region or the n-well region is masked with a patterned photoresist having a prescribed thickness, leaving a non-masked region exposed. Ions are then implanted to form desired p-type lightly doped drain (Pldd) regions in the n-well region, including Pldd regions adjacent to edges of the gate electrode in the n-well region. Lastly, ions are implanted to form desired n-type lightly doped drain (Nldd) regions in the p-well region, including Nldd regions adjacent to edges of the gate electrode in the p-well region, the Pldd and Nldd regions thus being formed with the use of only a single ion implantation masking step. A semiconductor substrate and an integrated circuit are also disclosed.

    摘要翻译: 用于互补金属氧化物半导体(CMOS)器件制造的轻掺杂漏极注入的集成方法包括提供具有p阱区域和n-阱区域的半导体衬底。 在p阱区域和n阱区域中的每一个上形成图案化栅极氧化物和栅极电极。 使用具有规定厚度的图案化光致抗蚀剂掩蔽p阱区域或n阱区域中的一个,留下未被掩蔽的区域。 然后植入离子以在n阱区域中形成期望的p型轻掺杂漏极(Pldd)区域,包括与n阱区域中的栅电极的边缘相邻的Pldd区域。 最后,注入离子以在p阱区域中形成期望的n型轻掺杂漏极(Nldd)区域,包括与p阱区域中的栅电极的边缘相邻的Nldd区域,从而形成Pldd和Nldd区域 仅使用单个离子注入掩模步骤。 还公开了半导体衬底和集成电路。

    AIR GAP SPACER FORMATION
    8.
    发明申请
    AIR GAP SPACER FORMATION 有权
    空气隙间隙形成

    公开(公告)号:US20100102363A1

    公开(公告)日:2010-04-29

    申请号:US12258188

    申请日:2008-10-24

    IPC分类号: H01L47/00 H01L21/336

    摘要: Miniaturized complex transistor devices are formed with reduced leakage and reduced miller capacitance. Embodiments include transistors having reduced capacitance between the gate electrode and source/drain contact, as by utilizing a low-K dielectric constant sidewall spacer material. An embodiment includes forming a gate electrode on a semiconductor substrate, forming a sidewall spacer on the side surfaces of the gate electrode, forming source/drain regions by ion implantation, forming an interlayer dielectric over the gate electrode, sidewall spacers, and substrate, and forming a source/drain contact through the interlayer dielectric. The sidewall spacers and interlayer dielectric are then removed. A dielectric material, such as a low-K dielectric material, is then deposited in the gap between the gate electrode and the source/drain contact so that an air gap is formed, thereby reducing the parasitic “miller” capacitance.

    摘要翻译: 小型化的复合晶体管器件形成有减少的泄漏和减小的磨机电容。 实施例包括通过利用低K介电常数侧壁间隔物材料在栅电极和源极/漏极接触之间具有减小的电容的晶体管。 一个实施例包括在半导体衬底上形成栅电极,在栅电极的侧表面上形成侧壁间隔物,通过离子注入形成源/漏区,在栅电极,侧壁间隔物和衬底上形成层间电介质,以及 通过层间电介质形成源/漏接触。 然后去除侧壁间隔物和层间电介质。 然后将诸如低K电介质材料的电介质材料沉积在栅电极和源极/漏极接触之间的间隙中,从而形成气隙,由此减小寄生“铣”电容。

    Method of manufacturing a thyristor semiconductor device
    9.
    发明授权
    Method of manufacturing a thyristor semiconductor device 失效
    晶闸管半导体器件的制造方法

    公开(公告)号:US07279367B1

    公开(公告)日:2007-10-09

    申请号:US11007510

    申请日:2004-12-07

    IPC分类号: H01L21/332

    摘要: In a method of processing a semiconductor device, a silicide-blocking layer may be formed over a semiconductor material. After defining the silicide-blocking layer, impurities may be implanted into portions of the semiconductor material as defined by the silicide-blocking layer. After the implant, silicide may be formed in a surface region of the semiconductor material as permitted by the silicide-blocking layer. Regions of the impurity implant may comprise boundaries that are related to the outline of the silicide formed thereover. In a further embodiment, the implant may define a base region to a thyristor device. The implant may be performed with an angle of incidence to extend portions of the base region beneath a peripheral edge of the blocking mask. Next, an anode-emitter region may be formed using an implant of a substantially orthogonal angle of incidence and self-aligned to the mask. Epitaxial material may then be formed selectively over exposed regions of the semiconductor material as defined by the silicide-blocking mask. Silicide might also be formed after select exposed regions as defined by the silicide-blocking mask. The silicide-blocking mask may thus be used for alignment of implants, and also for defining epitaxial and silicide alignments.

    摘要翻译: 在半导体器件的处理方法中,可以在半导体材料上形成硅化物阻挡层。 在限定硅化物阻挡层之后,可以将杂质注入半导体材料的部分,如由硅化物阻挡层所限定的。 在植入之后,硅化物可以形成在半导体材料的表面区域,如硅化物阻挡层所允许的。 杂质植入物的区域可以包括与其上形成的硅化物的轮廓相关的边界。 在另一实施例中,植入物可以限定到晶闸管器件的基极区域。 可以以入射角来执行植入物,以将阻挡掩模的外围边缘下方的基底区域的部分延伸。 接下来,可以使用基本上正交的入射角并与掩模自对准的植入物形成阳极 - 发射极区域。 然后可以在由硅化物阻挡掩模限定的半导体材料的暴露区域上选择性地形成外延材料。 也可以在由硅化物阻挡掩模定义的选择的暴露区域之后形成硅化物。 硅化物阻挡掩模因此可用于植入物的对准,并且还用于限定外延和硅化物对准。