TRANSCEIVER WITH LATENCY ALIGNMENT CIRCUITRY
    2.
    发明申请
    TRANSCEIVER WITH LATENCY ALIGNMENT CIRCUITRY 有权
    具有延迟对准电路的收发器

    公开(公告)号:US20070011426A1

    公开(公告)日:2007-01-11

    申请号:US11465230

    申请日:2006-08-17

    IPC分类号: G06F13/00

    摘要: In a transceiver system a first interface receives data from a first channel using a first clock signal and transmits data to the first channel using a second clock signal. A second interface receives data from a second channel using a third clock signal and transmits data to the second channel using a fourth clock signal. A re-timer re-times data received from the first channel using the first clock signal and retransmits the data to the second channel using the fourth clock signal.

    摘要翻译: 在收发机系统中,第一接口使用第一时钟信号从第一信道接收数据,并使用第二时钟信号将数据发送到第一信道。 第二接口使用第三时钟信号从第二信道接收数据,并使用第四时钟信号将数据发送到第二信道。 重新定时器使用第一时钟信号从第一信道接收数据,并使用第四时钟信号将数据重传到第二信道。

    Transceiver with latency alignment circuitry
    3.
    发明申请
    Transceiver with latency alignment circuitry 有权
    具有延迟对准电路的收发器

    公开(公告)号:US20050160247A1

    公开(公告)日:2005-07-21

    申请号:US11078577

    申请日:2005-03-11

    IPC分类号: G06F13/40 G06F13/00

    摘要: A transceiver device comprises a transmitter to transmit signals over a plurality of conductors to a memory device. An interface receives control information from a serial communication path coupled to a controller device. The control information is provided to the memory device as the signals using the transmitter. A register stores a control parameter that specifies a drive strength adjustment to the signals to transmit over the plurality of conductors to the memory device using the transmitter.

    摘要翻译: 收发器设备包括发射器,用于将信号通过多个导体传输到存储器件。 接口从耦合到控制器设备的串行通信路径接收控制信息。 控制信息作为使用发射机的信号提供给存储装置。 寄存器存储控制参数,该控制参数指定使用发射机将多个导体发送到存储器件的信号的驱动强度调整。

    Transceiver with latency alignment circuitry
    4.
    发明申请
    Transceiver with latency alignment circuitry 有权
    具有延迟对准电路的收发器

    公开(公告)号:US20050149685A1

    公开(公告)日:2005-07-07

    申请号:US11058333

    申请日:2005-02-15

    IPC分类号: G06F13/40 G06F13/00

    摘要: A transceiver comprises a first interface to receive a first signal, through a first channel, from a memory device. A transmitter transmits a second signal that represents the first signal, through a second channel, to a master device. A plurality of registers stores a plurality of values provided by the master device. The plurality of values includes a first value that specifies a transmit timing adjustment to the second signal to transmit to the master device by the transmitter.

    摘要翻译: 收发机包括第一接口,用于通过第一信道从存储器装置接收第一信号。 发射机通过第二信道将表示第一信号的第二信号发送到主设备。 多个寄存器存储由主设备提供的多个值。 多个值包括第一值,该第一值指定由发送器向主设备发送的第二信号的发送定时调整。

    Transceiver with latency alignment circuitry
    5.
    发明授权
    Transceiver with latency alignment circuitry 有权
    具有延迟对准电路的收发器

    公开(公告)号:US06643752B1

    公开(公告)日:2003-11-04

    申请号:US09458582

    申请日:1999-12-09

    IPC分类号: G06F1200

    摘要: A transceiver system is described. A secondary memory module is coupled to a primary channel for receiving data and signals from a controller. The secondary memory module comprises a memory and a secondary channel for transmitting the data and control signals to the memory. The secondary memory module further comprises a transceiver coupled to the primary channel and the secondary channel. The transceiver is designed to electrically isolate the secondary channel from the primary channel. The transceiver is a low latency repeater to permit the data and the control signals from the controller to reach the memory, such that a latency of a data request from the controller is independent of a distance of the transceiver from the controller.

    摘要翻译: 描述收发器系统。 次存储器模块耦合到主信道,用于从控制器接收数据和信号。 辅助存储器模块包括用于将数据和控制信号发送到存储器的存储器和辅助通道。 次存储器模块还包括耦合到主信道和次信道的收发器。 收发器被设计为将次级通道与主通道电隔离。 收发器是一个低延迟中继器,允许来自控制器的数据和控制信号到达存储器,使得来自控制器的数据请求的等待时间与收发器与控制器的距离无关。

    Transceiver with latency alignment circuitry
    6.
    发明授权
    Transceiver with latency alignment circuitry 有权
    具有延迟对准电路的收发器

    公开(公告)号:US08458426B2

    公开(公告)日:2013-06-04

    申请号:US11624966

    申请日:2007-01-19

    IPC分类号: G06F12/00

    摘要: In a transceiver system a first interface receives data from a first channel using a first clock signal and transmits data to the first channel using a second clock signal. A second interface receives data from a second channel using a third clock signal and transmits data to the second channel using a fourth clock signal. A re-timer re-times data received from the first channel using the first clock signal and retransmits the data to the second channel using the fourth clock signal.

    摘要翻译: 在收发机系统中,第一接口使用第一时钟信号从第一信道接收数据,并使用第二时钟信号将数据发送到第一信道。 第二接口使用第三时钟信号从第二信道接收数据,并使用第四时钟信号将数据发送到第二信道。 重新定时器使用第一时钟信号从第一信道接收数据,并使用第四时钟信号将数据重传到第二信道。

    Transceiver with latency alignment circuitry
    8.
    发明授权
    Transceiver with latency alignment circuitry 有权
    具有延迟对准电路的收发器

    公开(公告)号:US08086812B2

    公开(公告)日:2011-12-27

    申请号:US11465230

    申请日:2006-08-17

    IPC分类号: G06F12/00

    摘要: In a transceiver system a first interface receives data from a first channel using a first clock signal and transmits data to the first channel using a second clock signal. A second interface receives data from a second channel using a third clock signal and transmits data to the second channel using a fourth clock signal. A re-timer re-times data received from the first channel using the first clock signal and retransmits the data to the second channel using the fourth clock signal.

    摘要翻译: 在收发机系统中,第一接口使用第一时钟信号从第一信道接收数据,并使用第二时钟信号将数据发送到第一信道。 第二接口使用第三时钟信号从第二信道接收数据,并使用第四时钟信号将数据发送到第二信道。 重新定时器使用第一时钟信号从第一信道接收数据,并使用第四时钟信号将数据重传到第二信道。