Porous silicon trench and capacitor structures
    1.
    发明授权
    Porous silicon trench and capacitor structures 失效
    多孔硅沟槽和电容器结构

    公开(公告)号:US5635419A

    公开(公告)日:1997-06-03

    申请号:US435028

    申请日:1995-05-04

    摘要: The invention provides a capacitor structure utilizing porous silicon as a first plate of the capacitor structure, thereby greatly increasing the surface area available for the capacitor and thereby the capacitance attainable. The invention also provides a trench structure having a porous silicon region surrounding the sidewalls thereof. Such a trench can then be utilized to form a capacitor according to the subject invention. Methods of producing the capacitor and trench structures according to the subject invention are also provided. Porous silicon is produced utilizing electrolytic anodic etching.

    摘要翻译: 本发明提供了利用多孔硅作为电容器结构的第一板的电容器结构,从而大大增加了可用于电容器的表面积,从而可以获得电容。 本发明还提供了一种沟槽结构,其具有围绕其侧壁的多孔硅区域。 然后可以利用这种沟槽来形成根据本发明的电容器。 还提供了根据本发明的制造电容器和沟槽结构的方法。 使用电解阳极蚀刻制造多孔硅。

    Porous silicon trench and capacitor structures
    2.
    发明授权
    Porous silicon trench and capacitor structures 失效
    多孔硅沟槽和电容器结构

    公开(公告)号:US5508542A

    公开(公告)日:1996-04-16

    申请号:US330652

    申请日:1994-10-28

    摘要: The invention provides a capacitor structure utilizing porous silicon as a first plate of the capacitor structure, thereby greatly increasing the surface area available for the capacitor and thereby the capacitance attainable. The invention also provides a trench structure having a porous silicon region surrounding the sidewalks thereof. Such a trench can then be utilized to totem a capacitor according to the subject invention. Methods of producing the capacitor and trench structures according to the subject invention are also provided. Porous silicon is produced utilizing electrolytic anodic etching.

    摘要翻译: 本发明提供了利用多孔硅作为电容器结构的第一板的电容器结构,从而大大增加了可用于电容器的表面积,从而可以获得电容。 本发明还提供一种沟槽结构,其具有围绕其人行道的多孔硅区域。 根据本发明,这样的沟槽可用于图腾电容器。 还提供了根据本发明的制造电容器和沟槽结构的方法。 使用电解阳极蚀刻制造多孔硅。

    Vertical precharge structure for DRAM
    3.
    发明授权
    Vertical precharge structure for DRAM 失效
    DRAM的垂直预充电结构

    公开(公告)号:US5684313A

    公开(公告)日:1997-11-04

    申请号:US603832

    申请日:1996-02-20

    申请人: Donald M. Kenney

    发明人: Donald M. Kenney

    CPC分类号: H01L27/108

    摘要: A DRAM one device cell and an associated precharge circuit are integrated together in a novel structure having an area of only four square features. The structure also provides physical and electrical separation between adjacent cells along a direction parallel to the DRAM word lines. The DRAM bit line length per bit is reduced by 50% relative to a conventional planar integrated structure disclosed elsewhere. As a result, bit line capacitance is also substantially reduced, and the effectiveness of a precharge technique for reduction of DRAM power consumption is enhanced by the dense novel structure.

    摘要翻译: DRAM一个器件单元和相关联的预充电电路以仅具有四个正方形特征的区域的新颖结构集成在一起。 该结构还沿着与DRAM字线平行的方向在相邻单元之间提供物理和电气分离。 相对于其他地方公开的常规平面集成结构,每位的DRAM位线长度减小了50%。 结果,位线电容也显着降低,并且通过密集的新颖结构增强了用于减少DRAM功耗的预充电技术的有效性。

    Self-aligned buried strap for trench type DRAM cells
    4.
    发明授权
    Self-aligned buried strap for trench type DRAM cells 失效
    用于沟槽型DRAM单元的自对准埋地带

    公开(公告)号:US5360758A

    公开(公告)日:1994-11-01

    申请号:US161823

    申请日:1993-12-03

    CPC分类号: H01L27/10829

    摘要: A deep trench type DRAM cell with shallow trench isolation has a buried polysilicon strap that is defined without the use of a separate mask by depositing the strap material over at least the deep trench before shallow trench definition and using the shallow trench isolation mask to overlap partially the deep trench, thereby defining the strap during the process of cutting the shallow trench.

    摘要翻译: 具有浅沟槽隔离的深沟槽型DRAM单元具有掩埋多晶硅带,其被限定为不使用单独的掩模,通过在浅沟槽清晰度之前在至少深沟槽上沉积带材料并且使用浅沟槽隔离掩模部分地重叠 深沟槽,从而在切割浅沟槽的过程中限定带子。

    Method of making a high density V-MOS memory array
    6.
    发明授权
    Method of making a high density V-MOS memory array 失效
    制造高密度V-MOS存储器阵列的方法

    公开(公告)号:US4326332A

    公开(公告)日:1982-04-27

    申请号:US173508

    申请日:1980-07-28

    申请人: Donald M. Kenney

    发明人: Donald M. Kenney

    摘要: A method for providing high density dynamic memory cells which provides self-alignment of both V-MOSFET device elements and their interconnections through the use of a device-defining masking layer having a plurality of parallel thick and thin regions. Holes are etched in portions of the thin regions with the use of an etch mask defining a plurality of parallel regions aligned perpendicular to the regions in the masking layer. V-MOSFET devices having self-aligned gate electrodes are formed in the holes and device interconnecting lines are formed under the remaining portions of the thin regions. A combination of anisotropic etching and directionally dependent etching, such as reaction ion etching, may be used to extend the depth of V-grooves. A method of eliminating the overhang of a masking layer after anisotropic etching includes the oxidation of the V-groove followed by etching to remove both the grown oxide and the overhang is also disclosed.

    摘要翻译: 一种用于提供高密度动态存储单元的方法,其通过使用具有多个平行的厚和薄区域的器件限定掩模层来提供两个V-MOSFET器件元件及其互连的自对准。 使用限定垂直于掩模层中的区域排列的多个平行区域的蚀刻掩模,在薄区域的部分中蚀刻孔。 在孔中形成具有自对准栅电极的V-MOSFET器件,并且在薄区的其余部分之下形成器件互连线。 可以使用各向异性蚀刻和方向依赖蚀刻的组合,例如反应离子蚀刻来延长V形槽的深度。 还公开了在各向异性蚀刻之后消除掩模层的突出部的方法,包括V型槽的氧化,然后进行蚀刻以去除生长的氧化物和悬垂两者。

    Semiconductor trench capacitor cell having a buried strap

    公开(公告)号:US5719080A

    公开(公告)日:1998-02-17

    申请号:US522204

    申请日:1995-08-31

    申请人: Donald M. Kenney

    发明人: Donald M. Kenney

    CPC分类号: H01L27/10861

    摘要: A semiconductor trench capacitor structure having a first level aligned isolation structure and buried strap that extends from within the trench into the doped semiconductor substrate. The semiconductor trench capacitor structure may be fabricated by forming a shallow trench within the trench capacitor and semiconductor substrate, depositing a layer of conductive material within the shallow trench, using a mask to define and recess the strap and depositing insulating material within the shallow trench.

    SOI fabrication method
    8.
    发明授权
    SOI fabrication method 失效
    SOI制造方法

    公开(公告)号:US5710057A

    公开(公告)日:1998-01-20

    申请号:US679021

    申请日:1996-07-12

    申请人: Donald M. Kenney

    发明人: Donald M. Kenney

    IPC分类号: H01L21/762 H01L21/76

    摘要: A first region of a seed substrate is separated from a bonded handle substrate by etching and/or fracturing a second region of the seed substrate. A third region of the seed substrate remains bonded to the handle wafer. Etching and etch ant distribution are facilitated by capillary action in trenches formed in the seed substrate prior to bonding of the handle substrate. A portion of the second region may be removed by undercut etching prior to handle bonding. Elevated pressure and etchant composition are used to suppress bubble formation during etching. Alternatively, pressure from bubble formation is used to fracture a portion of the second region. First, second, and third regions are defined by a variety of methods.

    摘要翻译: 通过蚀刻和/或压裂种子基底的第二区域将种子基底的第一区域与结合的手柄基底分离。 种子基底的第三区域保持结合到处理晶片。 通过在接合手柄衬底之前在种子衬底中形成的沟槽中的毛细管作用促进蚀刻和蚀刻蚂蚁分布。 在处理粘合之前,可以通过底切蚀刻去除第二区域的一部分。 压力升高和蚀刻剂组成用于抑制蚀刻期间的气泡形成。 或者,使用来自气泡形成的压力来破坏第二区域的一部分。 第一,第二和第三区域由各种方法定义。

    Sidewall strap
    9.
    发明授权
    Sidewall strap 失效
    侧壁带

    公开(公告)号:US5521118A

    公开(公告)日:1996-05-28

    申请号:US440574

    申请日:1995-05-15

    摘要: The present invention is a sidewall connector providing a conductive path linking at least two conductive regions. The sidewall connector has a top portion comprising an outer surface. A conductive member contacts the top portion, connecting the rail to a conductive region or to an external conductor. An etch stop layer located on a conductive region can be used to protect the conductive region during the directional etch to form the sidewall connector. A conductive bridge is then used to link exposed portions of the conductive region and the conductive sidewall rail, the conductive bridge extending across the thickness of the etch stop layer. A "T" connector is formed by the process, starting with a pair of intersecting sidewalls wherein the two sidewalls have top edges at different heights where they intersect. The connector is used to form a strap for a DRAM cell.

    摘要翻译: 本发明是提供连接至少两个导电区域的导电路径的侧壁连接器。 侧壁连接器具有包括外表面的顶部部分。 导电构件接触顶部,将轨道连接到导电区域或外部导体。 位于导电区域上的蚀刻停止层可用于在定向蚀刻期间保护导电区域以形成侧壁连接器。 然后使用导电桥连接导电区域和导电侧壁导轨的暴露部分,导电桥延伸跨越蚀刻停止层的厚度。 通过该过程形成“T”连接器,从一对相交的侧壁开始,其中两个侧壁具有与其相交的不同高度的顶部边缘。 连接器用于形成用于DRAM单元的带子。

    Low temperature plasma oxidation process
    10.
    发明授权
    Low temperature plasma oxidation process 失效
    低温等离子体氧化工艺

    公开(公告)号:US5412246A

    公开(公告)日:1995-05-02

    申请号:US186568

    申请日:1994-01-26

    摘要: A process for forming a thin film on a surface of a semiconductor device. The process involves formation of a silicon dioxide film by plasma enhanced thermal oxidation, employing a mixture of ozone and oxygen which are generated separately from the reactor chamber in a volume ratio of about 1-10/1, preferably about 5-7/1, at a temperature generally below 440.degree. C., preferably about 350.degree.-400.degree. C. The process is used to form sidewall oxide spacers on polysilicon gates for field effect transistors. A relatively fast oxidation rate is achieved at a temperature significantly below that employed in conventional oxidation processes, and this serves to reduce dopant diffusion from the polysilicon. In addition, the resulting film demonstrates low stress with good conformal step coverage of the polysilicon gates. Another use of the process is to grow thin gate oxides and oxide-nitride-oxide with a thickness of less than 100 .ANG.. An oxide film of uniform thickness is formed by controlling the temperature, RF power, exposure time and oxygen/ozone ratio for thin gate oxide (

    摘要翻译: 一种在半导体器件的表面上形成薄膜的工艺。 该方法包括通过等离子体增强的热氧化形成二氧化硅膜,采用臭氧和氧的混合物,其以反应器室分开产生,体积比约为1-10 / 1,优选约5-7 / 1, 在一般低于440℃,优选约350-400℃的温度下进行。该方法用于在场效应晶体管的多晶硅栅上形成侧壁氧化物间隔物。 在显着低于常规氧化工艺中使用的温度下实现相对较快的氧化速率,这用于减少掺杂剂从多晶硅的扩散。 此外,所得膜表现出低应力,并具有多晶硅栅极的良好的共形台阶覆盖。 该方法的另一个用途是生长厚度小于100安培的薄栅氧化物和氧化物 - 氮化物 - 氧化物。 通过控制ULSI FET制造中薄栅氧化物(<100 ANGSTROM)应用的温度,RF功率,曝光时间和氧/臭氧比,形成均匀厚度的氧化膜。