-
公开(公告)号:US10474224B2
公开(公告)日:2019-11-12
申请号:US15458843
申请日:2017-03-14
Applicant: QUALCOMM Incorporated
IPC: G06F1/32 , G06F1/3296 , G06F9/4401 , G06F21/44 , G06F21/57 , G11C11/406 , G11C11/4074
Abstract: A method for reducing power in a system is provided according to aspects of the present disclosure. The system includes a chip, and a volatile memory. The method includes entering a sleep state, and exiting the sleep state. Entering the sleep state includes placing the volatile memory in a self-refresh mode, wherein the volatile memory stores one or more binary images and the volatile memory is powered in the sleep state, and collapsing multiple power supply rails on the chip. Exiting the sleep state includes restoring power to the multiple power supply rails on the chip, taking the volatile memory out of the self-refresh mode, and running the one or more binary images on one or more sub-systems on the chip.
-
公开(公告)号:US09658671B2
公开(公告)日:2017-05-23
申请号:US15173004
申请日:2016-06-03
Applicant: QUALCOMM Incorporated
Inventor: Harshit Tiwari , Akshay Kumar Gupta , Srinivas Turaga , Deva Sudhir Kumar Pulivendula , Venkata Devarasetty
IPC: G11C5/14 , G06F1/26 , G06F12/0811
CPC classification number: G06F1/266 , G06F1/32 , G06F12/0811 , G06F2212/60 , G06F2212/62 , G06F2213/0038 , G11C5/14
Abstract: A method and an apparatus for providing a power grid are provided. The apparatus includes a plurality of memory units comprising at least one SoC memory and at least one cache memory. The apparatus includes a first subsystem coupled to the at least one SoC memory associated with a first power domain. The apparatus further includes a second subsystem coupled to the at least one cache memory associated with a second power domain. The second subsystem may be a CPU subsystem. Because the first power domain sources power from a shared power source, the first power domain may operate at a voltage level that is higher than the operation of memory circuits requires. By moving the at least one cache memory from the first power domain to the second power domain, LDO efficiency loss for components in the first power domain may be reduced.
-
公开(公告)号:US20180292875A1
公开(公告)日:2018-10-11
申请号:US15484669
申请日:2017-04-11
Applicant: QUALCOMM Incorporated
Inventor: Sarbartha Banerjee , Manisha Singh , Vinay Jain , Venkata Devarasetty
CPC classification number: G06F1/266 , G06F1/305 , G06F1/3203 , G06F1/3206 , G06F1/3287 , G06F9/3851 , G06F9/4812 , G06F13/24
Abstract: Aspects of the disclosure are directed to DC power management. A sequencer may be configured to execute a first command, wherein the first command is associated with a unique group tag; compare the unique group tag to a master group tag; determine if an interrupt is detected; lock the master group tag to yield a locked master group tag; execute a second command, wherein the second command is associated with the locked master group tag; determine that an end of commands in the locked master group tag is reached and execute a sequence jump through command to put a processor back to a regular power state.
-
公开(公告)号:US10338655B2
公开(公告)日:2019-07-02
申请号:US15484669
申请日:2017-04-11
Applicant: QUALCOMM Incorporated
Inventor: Sarbartha Banerjee , Manisha Singh , Vinay Jain , Venkata Devarasetty
IPC: G06F1/00 , G06F1/26 , G06F13/24 , G06F1/3287 , G06F1/30 , G06F9/38 , G06F1/3203 , G06F1/3206 , G06F9/48
Abstract: Aspects of the disclosure are directed to DC power management. A sequencer may be configured to execute a first command, wherein the first command is associated with a unique group tag; compare the unique group tag to a master group tag; determine if an interrupt is detected; lock the master group tag to yield a locked master group tag; execute a second command, wherein the second command is associated with the locked master group tag; determine that an end of commands in the locked master group tag is reached and execute a sequence jump through command to put a processor back to a regular power state.
-
公开(公告)号:US20180267598A1
公开(公告)日:2018-09-20
申请号:US15458843
申请日:2017-03-14
Applicant: QUALCOMM Incorporated
IPC: G06F1/32 , G06F9/44 , G06F21/44 , G06F21/57 , G11C11/406 , G11C11/4074
Abstract: A method for reducing power in a system is provided according to aspects of the present disclosure. The system includes a chip, and a volatile memory. The method includes entering a sleep state, and exiting the sleep state. Entering the sleep state includes placing the volatile memory in a self-refresh mode, wherein the volatile memory stores one or more binary images and the volatile memory is powered in the sleep state, and collapsing multiple power supply rails on the chip. Exiting the sleep state includes restoring power to the multiple power supply rails on the chip, taking the volatile memory out of the self-refresh mode, and running the one or more binary images on one or more sub-systems on the chip.
-
-
-
-