Memory component with error-detect-correct code interface

    公开(公告)号:US10884860B2

    公开(公告)日:2021-01-05

    申请号:US16565848

    申请日:2019-09-10

    Applicant: Rambus Inc.

    Abstract: A memory component internally generates and stores the check bits of error detect and correct code (EDC). In a first mode, during a read transaction, the check bits are sent to the memory controller along with the data on the data mask (DM) signal lines. In a second mode, an unmasked write transaction is defined where the check bits are sent to the memory component on the data mask signal lines. In a third mode, a masked write transaction is defined where at least a portion of the check bits are sent from the memory controller on the data signal lines coincident with an asserted data mask signal line. By sending the check bits along with the data, the EDC code can be used to detect and correct errors that occur between the memory component and the memory controller.

    Micro-Threaded Memory
    9.
    发明申请
    Micro-Threaded Memory 有权
    微线程内存

    公开(公告)号:US20130265842A1

    公开(公告)日:2013-10-10

    申请号:US13901014

    申请日:2013-05-23

    Applicant: Rambus Inc.

    Abstract: A micro-threaded memory device. A plurality of storage banks are provided, each including a plurality of rows of storage cells and having an access restriction in that at least a minimum access time interval must transpire between successive accesses to a given row of the storage cells. Transfer control circuitry is provided to transfer a first amount of data between the plurality of storage banks and an external signal path in response to a first memory access request, the first amount of data being less than a product of the external signal path bandwidth and the minimum access time interval.

    Abstract translation: 微线程存储器件。 提供了多个存储体,每个存储体包括多行存储单元并且具有访问限制,因为至少最小访问时间间隔必须在对存储单元的给定行的连续访问之间发生。 提供传送控制电路以响应于第一存储器访问请求在多个存储体和外部信号路径之间传送第一数据量,第一数据量小于外部信号路径带宽和 最小访问时间间隔。

Patent Agency Ranking