SEMICONDUCTOR PACKAGES AND METHODS OF MANUFACTURING THE SAME

    公开(公告)号:US20210143116A1

    公开(公告)日:2021-05-13

    申请号:US17007223

    申请日:2020-08-31

    Abstract: A semiconductor package includes a first semiconductor chip having a through-electrode and an upper connection pad on an upper surface of the first semiconductor chip that is connected to the through-electrode; a second semiconductor chip stacked on the first semiconductor chip, and having a lower connection pad on a lower surface of the second semiconductor chip; a non-conductive film between the first semiconductor chip and the second semiconductor chip, with the non-conductive film including voids having an average diameter of 1 μm to 100 μm, the voids having a volume fraction of 0.1 to 5 vol %; and a connection conductor that penetrates the non-conductive film and connects the upper connection pad and the lower connection pad.

    SEMICONDUCTOR PACKAGE
    3.
    发明公开

    公开(公告)号:US20240234349A9

    公开(公告)日:2024-07-11

    申请号:US18234529

    申请日:2023-08-16

    Abstract: Disclosed is a semiconductor package comprising lower and upper structure. The lower structure includes a first semiconductor substrate, first through vias vertically penetrating the first semiconductor substrate, first signal pads connected to the first through vias, first dummy pads between the first signal pads and electrically separated from the first through vias, and a first dielectric layer surrounding the first signal pads and the first dummy pads. The upper structure includes a second semiconductor substrate, second signal pads and second dummy pads, and a second dielectric layer surrounding the second signal pads and the second dummy pads. The first signal pad is in contact with one of the second signal pads. The first dummy pad is in contact with one of the second dummy pads. A first interval between the first dummy pads is 0.5 to 1.5 times a second interval between the first signal pads.

    SEMICONDUCTOR PACKAGE AND A METHOD FOR MANUFACTURING THE SAME

    公开(公告)号:US20210028146A1

    公开(公告)日:2021-01-28

    申请号:US16854452

    申请日:2020-04-21

    Abstract: A semiconductor package includes a substrate, a first semiconductor chip on the substrate, a second semiconductor chip on the first semiconductor chip so that the first semiconductor chip is vertically between the second semiconductor chip and the substrate, a first molding layer adjacent to a sidewall of the first semiconductor chip on the substrate, the first molding layer formed of a first molding material, and a second molding layer adjacent to a sidewall of the second semiconductor chip on the substrate so that the first molding layer is vertically between the second molding layer and the substrate. The second molding layer is formed of a second molding material different from the first molding material. A top surface of the first semiconductor chip and a top surface of the first molding layer are flat and are coplanar with each other, and a ratio of the difference between the coefficient of thermal expansion between the second molding layer and the first molding layer to the difference between the coefficient of thermal expansion between the second molding layer and the substrate is between 5:1 and 20:1.

    SEMICONDUCTOR PACKAGE
    6.
    发明申请

    公开(公告)号:US20220028834A1

    公开(公告)日:2022-01-27

    申请号:US17245913

    申请日:2021-04-30

    Abstract: A semiconductor package is provided. The semiconductor package may include a first semiconductor die, a second semiconductor die stacked on the first semiconductor die, the second semiconductor die having a width smaller than a width of the first semiconductor die, a third semiconductor die stacked on the second semiconductor die, the third semiconductor die having a width smaller than the width of the first semiconductor die, and a mold layer covering side surfaces of the second and third semiconductor dies and a top surface of the first semiconductor die. The second semiconductor die may include a second through via, and the third semiconductor die may include a third conductive pad in contact with the second through via.

    SUBSTRATE TREATING APPARATUS AND A METHOD FOR TREATING A SUBSTRATE
    7.
    发明申请
    SUBSTRATE TREATING APPARATUS AND A METHOD FOR TREATING A SUBSTRATE 审中-公开
    基板处理装置和处理基板的方法

    公开(公告)号:US20160314996A1

    公开(公告)日:2016-10-27

    申请号:US15099926

    申请日:2016-04-15

    CPC classification number: H01L21/67051 B24B7/228

    Abstract: The inventive concepts relate to a substrate treating apparatus and a method for treating a substrate using the same. The apparatus includes a spin chuck configured to support a substrate, a grinding head disposed over the spin chuck and configured to grind the substrate supported by the spin chuck, and a nozzle member including a jet nozzle configured to jet high-pressure water to the substrate supported by the spin chuck. The jet nozzle overlaps with the substrate to jet the high-pressure water to an edge of the substrate.

    Abstract translation: 本发明的概念涉及基板处理装置和使用其的基板的处理方法。 该装置包括配置成支撑基板的旋转卡盘,设置在旋转卡盘上方并构造成研磨由旋转卡盘支撑的基板的研磨头,以及包括喷射喷嘴的喷嘴构件,该喷嘴构造成将高压水喷射到基板 由旋转卡盘支撑。 喷射喷嘴与基板重叠以将高压水喷射到基板的边缘。

    SEMICONDUCTOR PACKAGE
    8.
    发明申请

    公开(公告)号:US20240404970A1

    公开(公告)日:2024-12-05

    申请号:US18441578

    申请日:2024-02-14

    Abstract: A semiconductor package includes a first die having signal and dummy regions, and a second die on the first die. The first die includes first dummy patterns arranged in a first direction on the dummy region, second dummy patterns on the dummy region and between the first dummy patterns, a first dielectric layer on the first and second dummy patterns, and first pads extending through the first dielectric layer and coupled to the first dummy patterns. The second die includes second pads on the dummy region, and third pads on the dummy region. On an interface between the first and second dies, the first pads are in contact with the second pads. The first dielectric layer is between the second dummy patterns and the third pads. The first dummy patterns are connected to a ground circuit or power circuit of the first die.

    SEMICONDUCTOR PACKAGE
    10.
    发明公开

    公开(公告)号:US20240136311A1

    公开(公告)日:2024-04-25

    申请号:US18234529

    申请日:2023-08-15

    Abstract: Disclosed is a semiconductor package comprising lower and upper structure. The lower structure includes a first semiconductor substrate, first through vias vertically penetrating the first semiconductor substrate, first signal pads connected to the first through vias, first dummy pads between the first signal pads and electrically separated from the first through vias, and a first dielectric layer surrounding the first signal pads and the first dummy pads. The upper structure includes a second semiconductor substrate, second signal pads and second dummy pads, and a second dielectric layer surrounding the second signal pads and the second dummy pads. The first signal pad is in contact with one of the second signal pads. The first dummy pad is in contact with one of the second dummy pads. A first interval between the first dummy pads is 0.5 to 1.5 times a second interval between the first signal pads.

Patent Agency Ranking