摘要:
Disclosed is a spark ignition timing control system for a split type multi-cylinder internal combustion engine which operates to advance the spark advance angle of a specific combustion chamber relative to other combustion chambers. The control system generally comprises a means for detecting a knocking condition and generating knocking signal so as to retard spark advance angle corresponding to knocking of engine and a means for detecting engine load condition and thereafter advancing the spark advance angle of the specific combustion chamber when the engine is driven at relatively high loads.
摘要:
An exemplary information processing apparatus selectively switches between: first control where control is performed such that, in a virtual space, a position of producing no parallax on a screen of a stereoscopic display is a first position near a predetermined object; and second control where control is performed such that the position of producing no parallax is closer to a viewpoint position of virtual cameras than the first position is.
摘要:
The present invention provides a semiconductor device including SRAM cell units each including a data holding section made up of a pair of driving transistors and a pair of load transistors, a data write section made up of a pair of access transistors, and a data read section made up of an access transistor and a driving transistor, wherein each of the transistors includes a semiconductor layer projecting upward from a base plane, a gate electrode extending from a top to opposite side surfaces of the semiconductor layer so as to stride the semiconductor layer, a gate insulating film between the gate electrode and the semiconductor layer, and source/drain areas, a longitudinal direction of each of the semiconductor layers is provided along a first direction, and for all the corresponding transistors between the SRAM cell units adjacent to each other in the first direction, the semiconductor layer in one of the corresponding transistors is located on a center line of the semiconductor layer along the first direction in the other transistor.
摘要:
The present invention relates to a semiconductor device including a Fin type field effect transistor (FET) having a protrusive semiconductor layer protruding from a substrate plane, a gate electrode formed so as to straddle the protrusive semiconductor layer, a gate insulating film between the gate electrode and the protrusive semiconductor layer, and source and drain regions provided in the protrusive semiconductor layer, wherein the semiconductor device has on a semiconductor substrate an element forming region having a Fin type FET, a trench provided on the semiconductor substrate for separating the element forming region from another element forming region, and an element isolation insulating film in the trench; the element forming region has a shallow substrate flat surface formed by digging to a depth shallower than the bottom surface of the trench and deeper than the upper surface of the semiconductor substrate, a semiconductor raised portion protruding from the substrate flat surface and formed of a part of the semiconductor substrate, and an insulating film on the shallow substrate flat surface; and the protrusive semiconductor layer of the Fin type FET is formed of a portion protruding from the insulating film of the semiconductor raised portion.
摘要:
A semiconductor device comprising a first semiconductor region and a second semiconductor region, (a) wherein a field effect transistor is comprised of the first semiconductor region comprising at least one semiconductor layer(s) protruding upward from a substrate, a gate electrode(s) formed via an insulating film such that the gate electrode(s) strides over the semiconductor layer(s) and source/drain regions provided in the semiconductor layer(s) on both sides of the gate electrode(s), whereby a channel region is formed in at least both sides of the semiconductor layer(s), (b) wherein the second semiconductor region comprises semiconductor layers protruding upward from the substrate and placed, at least opposing the first semiconductor region at both ends in the direction perpendicular to a channel current direction and the side surface of the semiconductor layers facing the first semiconductor region is parallel to the channel current direction.
摘要:
A silver halide color photographic light-sensitive material having, on a support, at least each one light-sensitive silver halide emulsion layers containing yellow-, magenta-, or cyan-dye-forming-coupler, and at least one light-insensitive hydrophilic colloid layer, wherein at least one of the dye-forming couplers is a dye-forming coupler that forms an azomethine dye having a solubility of 1×10−8 mol/L to 5×10−3 mol/L in ethyl acetate; and an image forming method using the light-sensitive material.
摘要:
A system for determining a worst condition, wherein, in a model for which one or more parameters included in a model function that simulates a circuit performance index are random variable(s) to simulate the circuit performance index and fluctuations thereof, the parameter(s) for which the circuit performance index assumes a maximum or minimum value that is to be assumed from the viewpoint of designing is determined as the worst condition; the system comprises a worst condition search unit that searches for a point, having a maximum or minimum value of the circuit performance index, on an equi-probability surface corresponding to a preset good product ration within a space defined by the parameter(s); the point thus searched being determined as the worst condition.
摘要:
A compound represented by formula (I):Formula (I) wherein Z1 is atoms necessary for forming an aromatic ring; Z2 is atoms necessary for forming an aromatic hetero ring; V1 and V2 each are a substituent, and at least one of V1 and V2 is a hydroxyl, primary- or secondary- or tertiary-amino, acylamino, or sulfonamido group; r is 1 to 4; s is 1 to 4; the ring formed by Z1 or Z2 may have a substituent other than V1 or V2; M1 is a counter ion; m1 is the number necessary for neutralizing charge; and X1 and X2 each are a carbon or hetero atom, and at least one of X1 and X2 is a hetero atom.
摘要:
A constant distance can be maintained between source/drain regions without providing a gate side wall by forming a gate electrode comprising an eaves structure, and a uniform dopant concentration is kept within a semiconductor by ion implantation. As a result, a FinFET excellent in element properties and operation properties can be obtained. A field effect transistor, wherein a gate structure body is a protrusion that protrudes toward source and drain regions sides in a channel length direction and has a channel length direction width larger than that of the part adjacent to the insulating film in a gate electrode, and the protrusion comprises an eaves structure formed by the protrusion that extends in a gate electrode extending direction on the top surface of the semiconductor layer.
摘要:
A field effect transistor comprising: a semiconductor layer projecting from the plane of a base; a gate electrode provided on opposite side surfaces of the semiconductor layer; a gate insulating film interposed between the gate electrode and the side surface of the semiconductor layer; and source/drain regions where a first conductivity type impurity is introduced, wherein the semiconductor layer has a channel forming region in a portion sandwiched between the source/drain regions, and has in the upper part of the semiconductor layer in the channel forming region a channel impurity concentration adjusting region of which the concentration of a second conductivity type impurity is higher than that in the lower part of the semiconductor layer, and in the channel impurity concentration adjusting region, a channel is formed in a side surface portion facing the gate insulating film of the semiconductor layer in the channel impurity concentration adjusting region in a state of operation in which a signal voltage is applied to the gate electrode.