CONTROLLING BACK-END-OF-LINE DIMENSIONS OF SEMICONDUCTOR DEVICES

    公开(公告)号:US20200066586A1

    公开(公告)日:2020-02-27

    申请号:US16111193

    申请日:2018-08-23

    Abstract: A method of fabricating interconnects in a semiconductor device is provided, which includes forming a metallization layer and depositing a hardmask layer over the metallization layer. A dielectric layer is deposited over the hardmask layer and an opening is formed in the dielectric layer to expose the hardmask layer. The exposed hardmask layer in the opening is etched to form an undercut beneath the dielectric layer. A metal shoulder is formed at the undercut, wherein the metal shoulder defines an aperture dimension used for forming a via opening extending to the metallization layer.

    DIELECTRIC CAP LAYER FOR REPLACEMENT GATE WITH SELF-ALIGNED CONTACT
    3.
    发明申请
    DIELECTRIC CAP LAYER FOR REPLACEMENT GATE WITH SELF-ALIGNED CONTACT 审中-公开
    具有自对准接触的替换门的电介质层

    公开(公告)号:US20140134836A1

    公开(公告)日:2014-05-15

    申请号:US13672864

    申请日:2012-11-09

    Abstract: Embodiments of the present invention provide a method of forming borderless contact for transistors. The method includes forming a sacrificial gate structure embedded in a first dielectric layer, the sacrificial gate structure including a sacrificial gate and a second dielectric layer surrounding a top and sidewalls of the sacrificial gate; removing a portion of the second dielectric layer that is above a top level of the sacrificial gate to create a first opening surrounded directly by the first dielectric layer; removing the sacrificial gate exposed by the removing of the portion of the second dielectric layer to create a second opening surrounded by a remaining portion of the second dielectric layer; filling the second opening with one or more conductive materials to form a gate of a transistor; and filling the first opening with a layer of dielectric material to form a dielectric cap of the gate of the transistor.

    Abstract translation: 本发明的实施例提供了一种形成晶体管的无边界接触的方法。 该方法包括形成嵌入在第一介电层中的牺牲栅极结构,所述牺牲栅极结构包括牺牲栅极和围绕所述牺牲栅极的顶部和侧壁的第二介电层; 去除位于所述牺牲栅极顶层之上的所述第二电介质层的一部分以产生由所述第一介电层直接包围的第一开口; 去除通过去除第二介电层的部分而暴露的牺牲栅极,以产生由第二介电层的剩余部分包围的第二开口; 用一种或多种导电材料填充第二开口以形成晶体管的栅极; 以及用一层介电材料填充第一开口以形成晶体管的栅极的电介质盖。

    PROCESS FOR INTEGRATED CIRCUIT FABRICATION INCLUDING A UNIFORM DEPTH TUNGSTEN RECESS TECHNIQUE
    7.
    发明申请
    PROCESS FOR INTEGRATED CIRCUIT FABRICATION INCLUDING A UNIFORM DEPTH TUNGSTEN RECESS TECHNIQUE 有权
    集成电路制造工艺,包括均匀深度浸渍技术

    公开(公告)号:US20170012105A1

    公开(公告)日:2017-01-12

    申请号:US15273777

    申请日:2016-09-23

    Abstract: Dummy gates are removed from a pre-metal layer to produce a first opening (with a first length) and a second opening (with a second length longer than the first length). Work function metal for a metal gate electrode is provided in the first and second openings. Tungsten is deposited to fill the first opening and conformally line the second opening, thus leaving a third opening. The thickness of the tungsten layer substantially equals the length of the first opening. The third opening is filled with an insulating material. The tungsten is then recessed in both the first and second openings using a dry etch to substantially a same depth from a top surface of the pre-metal layer to complete the metal gate electrode. Openings left following the recess operation are then filled with a dielectric material forming a cap on the gate stack which includes the metal gate electrode.

    Abstract translation: 从预金属层去除虚拟门以产生具有第一长度的第一开口和第二开口(具有长于第一长度的第二长度)。 用于金属栅电极的功函数金属设置在第一和第二开口中。 沉积钨以填充第一开口并保形地排列第二开口,从而留下第三个开口。 钨层的厚度基本上等于第一开口的长度。 第三个开口填充绝缘材料。 然后使用干蚀刻将钨从第一和第二开口凹入到与金属前层的顶表面基本相同的深度以完成金属栅电极。 然后在凹槽操作之后留下的开口填充有在包括金属栅电极的栅堆叠上形成盖的电介质材料。

    ISOLATION STRUCTURES OF FINFET SEMICONDUCTOR DEVICES

    公开(公告)号:US20200227323A1

    公开(公告)日:2020-07-16

    申请号:US16246536

    申请日:2019-01-13

    Abstract: A method of fabricating a semiconductor device is provided, which includes providing sacrificial gate structures over a plurality of fins, wherein the sacrificial gate structures include a first sacrificial gate structure and a second sacrificial gate structure. A fin cut process is performed to form a fin cut opening in the first sacrificial gate structure. A gate cut process is performed to form a gate cut opening in the second sacrificial gate structure. A first dielectric layer is deposited in the fin cut opening and the gate cut opening, and the first dielectric layer is recessed in the openings. A second dielectric layer is deposited over the first dielectric layer in the fin cut opening and the gate cut opening to concurrently form a diffusion break structure and a gate cut structure respectively.

Patent Agency Ranking