SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20240315024A1

    公开(公告)日:2024-09-19

    申请号:US18595092

    申请日:2024-03-04

    CPC classification number: H10B43/27 H01L25/50 H10B43/35 H01L25/0657

    Abstract: In one embodiment, a semiconductor device includes a stacked film including electrode layers and first insulators alternately in a first direction, a top layer of the stacked film being a second insulator that is one of the first insulators. The device further includes a columnar portion including a third insulator, a charge storage layer, a fourth insulator and a first semiconductor layer that are sequentially provided in the stacked film. The device further includes a metal layer provided on the stacked film and the columnar portion, electrically connected to the first semiconductor layer, and including one or more layers. An upper end of the columnar portion is provided at a height between upper and lower faces of the second insulator. A lower end of a highest layer among the one or more layers is provided at a position lower than the upper face of the second insulator.

    MEMORY SYSTEM
    2.
    发明公开
    MEMORY SYSTEM 审中-公开

    公开(公告)号:US20240086077A1

    公开(公告)日:2024-03-14

    申请号:US18181824

    申请日:2023-03-10

    CPC classification number: G06F3/0619 G06F3/0659 G06F3/0679

    Abstract: According to one embodiment, a memory system includes a nonvolatile semiconductor storage device and a memory controller. The nonvolatile semiconductor storage device includes at least one memory device including a plurality of memory cells corresponding to a plurality of pages. The memory controller is configured to control the nonvolatile semiconductor storage device. The pages include a first page. The memory controller is configured to: read first data stored in the first page from the nonvolatile semiconductor storage device; correct a fail bit included in the read first data; generate first spare data including information on the fail bit corrected in the read first data; and store the first spare data in the nonvolatile semiconductor storage device.

    SEMICONDUCTOR MEMORY DEVICE
    3.
    发明公开

    公开(公告)号:US20230395546A1

    公开(公告)日:2023-12-07

    申请号:US18065212

    申请日:2022-12-13

    Abstract: According to one embodiment, in a semiconductor memory device, the first chip has plural memory cells provided at plural intersection positions where the plural first conductive layers and the plural first semiconductor films intersect each other. The second chip has plural memory cells provided at plural intersection positions where the plural second conductive layers and the plural second semiconductor films intersect each other. A first connection configuration and a second connection configuration are insulated from each other. The first connection configuration reaches the third chip from a first conductive layer that a tip of the first semiconductor film reaches among the plural first conductive layers. The second connection configuration reaches the third chip from a second conductive layer that a tip of the second semiconductor film reaches among the plural second conductive layers.

    DATA LATCH CIRCUIT AND SEMICONDUCTOR STORAGE DEVICE

    公开(公告)号:US20230197160A1

    公开(公告)日:2023-06-22

    申请号:US17898868

    申请日:2022-08-30

    CPC classification number: G11C16/10

    Abstract: A data latch circuit includes a first transistor of a first conductivity type and a second transistor of the first conductivity type, and a third transistor of a second conductivity type and a fourth transistor of the second conductivity type. The third and fourth transistors are controlled to perform a first control operation to store data in the data latch circuit and to perform a second control operation to read the stored data.

    SEMICONDUCTOR MEMORY DEVICE
    5.
    发明申请

    公开(公告)号:US20220406742A1

    公开(公告)日:2022-12-22

    申请号:US17683083

    申请日:2022-02-28

    Abstract: A semiconductor memory device includes first and second memory cell arrays. The first array includes a first semiconductor portion, extending in a first direction, on which a first memory cell and a first select transistor are formed, a first word line connected to the first cell, a first select gate line connected to the first transistor, and a first bit line connected to the first semiconductor portion. The second array includes a second semiconductor portion, extending along the first direction, on which a second memory cell and a second select transistor are formed, a second word line connected to the second cell, a second select gate line connected to the second transistor, and a second bit line connected to the second semiconductor portion. The first and second word lines are electrically connected, but the first and second select gate lines are not electrically connected.

    SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME

    公开(公告)号:US20230307361A1

    公开(公告)日:2023-09-28

    申请号:US17901644

    申请日:2022-09-01

    CPC classification number: H01L23/5283 H01L23/5226 H01L27/11578 H01L27/11551

    Abstract: A method of manufacturing a semiconductor device includes forming a first metal pad in each of a plurality of first regions on a first substrate so that warpage is generated on the first substrate. The method further includes forming a second metal pad in each of a plurality of second regions on a second substrate via a predetermined pattern. The method further includes bonding, after forming the first metal pad and the second metal pad, the first substrate with the second substrate. Moreover, the method further includes: making a correction, at a time of forming the predetermined pattern in each of the plurality of second regions on the second substrate, to change a position of the predetermined pattern in each of the plurality of second regions in a direction of being closer to a center of the second substrate for a first direction and to change the position of the predetermined pattern in a direction of being farther from the center of the second substrate for a second direction.

    SEMICONDUCTOR MEMORY DEVICE
    9.
    发明公开

    公开(公告)号:US20230307011A1

    公开(公告)日:2023-09-28

    申请号:US17901590

    申请日:2022-09-01

    Abstract: A semiconductor memory device includes a first chip, a second chip, and a multiple of bonding pads. The first chip has a multiple of memory pillars that penetrate a multiple of wiring layers in a first direction. The second chip is bonded to the first chip. The multiple of bonding pads are provided at a bonding face between the first chip and the second chip. The multiple of bonding pads include a first bonding pad that electrically connects a first memory pillar among the multiple of memory pillars to one of a multiple of transistors, and a second bonding pad that neighbors the first bonding pad when seen from the first direction, and which electrically connects a second memory pillar among the multiple of memory pillars to one of the multiple of transistors. The second memory pillar does not neighbor the first memory pillar when seen from the first direction.

    SEMICONDUCTOR MEMORY DEVICE
    10.
    发明申请

    公开(公告)号:US20230005938A1

    公开(公告)日:2023-01-05

    申请号:US17941605

    申请日:2022-09-09

    Abstract: A semiconductor memory device according to an embodiment includes first to ninth conductive layers, first and second insulating members, and first to fourth pillars. A distance between the first and second pillars in a cross section including the second conductive layer and the sixth conductive layer is smaller than a distance between the first and second pillars in a cross section including the third conductive layer and the seventh conductive layer. A distance between the third and fourth pillars in a cross section including the fourth conductive layer and the eighth conductive layer is greater than a distance between the third and fourth pillars in a cross section including the fifth conductive layer and the ninth conductive layer.

Patent Agency Ranking