Semiconductor device including groups of stacked nanowires and related methods
    91.
    发明授权
    Semiconductor device including groups of stacked nanowires and related methods 有权
    包括堆叠纳米线组的半导体器件和相关方法

    公开(公告)号:US09257450B2

    公开(公告)日:2016-02-09

    申请号:US14182632

    申请日:2014-02-18

    Abstract: A method for making a semiconductor device may include forming, above a substrate, a stack of alternating layers of first and second semiconductor materials. The second semiconductor material may be different than the first semiconductor material. The method may further include forming fins from the stack, with each fin having alternating layers of the first and second semiconductor materials, and selectively removing sidewall portions of the second semiconductor material from the fins to define recesses therein. The method may also include forming a dielectric material within the recesses, forming additional first semiconductor material on sidewall portions of the first semiconductor material in the fins, and forming a dielectric layer overlying the fins to define nanowires including the first semiconductor material within the dielectric layer.

    Abstract translation: 制造半导体器件的方法可以包括在衬底之上形成第一和第二半导体材料的交替层叠。 第二半导体材料可以不同于第一半导体材料。 该方法还可以包括从堆叠形成翅片,其中每个翅片具有第一和第二半导体材料的交替层,并且从翅片选择性地去除第二半导体材料的侧壁部分以在其中限定凹部。 该方法还可以包括在凹槽内形成介电材料,在鳍片中的第一半导体材料的侧壁部分上形成附加的第一半导体材料,以及形成覆盖鳍片的介电层,以限定纳米线,该纳米线包括介电层内的第一半导体材料 。

    METHODS OF FORMING ALTERNATIVE CHANNEL MATERIALS ON A NON-PLANAR SEMICONDUCTOR DEVICE AND THE RESULTING DEVICE
    96.
    发明申请
    METHODS OF FORMING ALTERNATIVE CHANNEL MATERIALS ON A NON-PLANAR SEMICONDUCTOR DEVICE AND THE RESULTING DEVICE 有权
    在非平面半导体器件和结构器件上形成替代通道材料的方法

    公开(公告)号:US20150255295A1

    公开(公告)日:2015-09-10

    申请号:US14197790

    申请日:2014-03-05

    Abstract: One illustrative method disclosed herein involves, among other things, forming trenches to form an initial fin structure having an initial exposed height and sidewalls, forming a protection layer on at least the sidewalls of the initial fin structure, extending the depth of the trenches to thereby define an increased-height fin structure, with a layer of insulating material over-filling the final trenches and with the protection layer in position, performing a fin oxidation thermal anneal process to convert at least a portion of the increased-height fin structure into an isolation material, removing the protection layer, and performing an epitaxial deposition process to form a layer of semiconductor material on at least portions of the initial fin structure.

    Abstract translation: 本文中公开的一种说明性方法包括形成沟槽以形成具有初始暴露高度和侧壁的初始鳍结构,在至少初始鳍结构的侧壁上形成保护层,从而延伸沟槽的深度,从而 限定一个增加高度的翅片结构,其中绝缘材料层覆盖最终的沟槽并且将保护层置于适当位置,执行翅片氧化热退火工艺以将至少一部分高度翅片结构转换为 隔离材料,去除保护层,以及进行外延沉积工艺以在初始鳍结构的至少部分上形成半导体材料层。

    Transistor having a stressed body
    98.
    发明授权
    Transistor having a stressed body 有权
    具有受压体的晶体管

    公开(公告)号:US09123809B2

    公开(公告)日:2015-09-01

    申请号:US14494979

    申请日:2014-09-24

    Abstract: A transistor includes a body and a semiconductor region configured to stress a portion of the body. For example, stressing a channel of the transistor may increase the mobility of carriers in the channel, and thus may reduce the “on” resistance of the transistor. For example, the substrate, source/drain regions, or both the substrate and source/drain regions of a PFET may be doped to compressively stress the channel so as to increase the mobility of holes in the channel. Or, the substrate, source/drain regions, or both the substrate and source/drain regions of an NFET may be doped to tensile stress the channel so as to increase the mobility of electrons in the channel.

    Abstract translation: 晶体管包括主体和构造成对身体的一部分施加应力的半导体区域。 例如,施加晶体管的沟道可以增加沟道中载流子的迁移率,从而可以降低晶体管的“导通”电阻。 例如,可以掺杂PFET的衬底,源极/漏极区域或者衬底和源/漏极区域,以对沟道进行压缩应力,从而增加沟道中空穴的迁移率。 或者,可以掺杂NFET的衬底,源极/漏极区域或衬底和源极/漏极区域两者以使通道拉伸应力,以增加沟道中电子的迁移率。

    Method of making a semiconductor device including an all around gate
    99.
    发明授权
    Method of making a semiconductor device including an all around gate 有权
    制造包括全周围栅极的半导体器件的方法

    公开(公告)号:US09082788B2

    公开(公告)日:2015-07-14

    申请号:US13906702

    申请日:2013-05-31

    Abstract: A method of making a semiconductor device includes forming an intermediate structure including second semiconductor fin portions above a first semiconductor layer, and top first semiconductor fin portions extending from respective ones of the second semiconductor fin portions. The second semiconductor fin portions are selectively etchable with respect to the top first semiconductor fin portions. A dummy gate is on the intermediate structure. The second semiconductor fin portions are selectively etched to define bottom openings under respective ones of the top first semiconductor fin portions. The bottom openings are filled with a dielectric material.

    Abstract translation: 制造半导体器件的方法包括在第一半导体层之上形成包括第二半导体鳍部的中间结构以及从第二半导体鳍部中的相应半导体鳍部延伸的顶部第一半导体鳍部。 第二半导体鳍片部分相对于顶部第一半导体鳍片部分可选择性地蚀刻。 虚拟门在中间结构上。 选择性地蚀刻第二半导体鳍片部分以在顶部第一半导体鳍片部分的相应一个下限定底部开口。 底部开口填充有电介质材料。

    Memory device having multiple dielectric gate stacks and related methods
    100.
    发明授权
    Memory device having multiple dielectric gate stacks and related methods 有权
    具有多个介电栅极堆叠的存储器件及相关方法

    公开(公告)号:US09006816B2

    公开(公告)日:2015-04-14

    申请号:US13852645

    申请日:2013-03-28

    Abstract: A memory device may include a semiconductor substrate, and a memory transistor in the semiconductor substrate. The memory transistor may include source and drain regions in the semiconductor substrate and a channel region therebetween, and a gate stack. The gate stack may include a first dielectric layer over the channel region, a first diffusion barrier layer over the first dielectric layer, a first electrically conductive layer over the first diffusion barrier layer, a second dielectric layer over the first electrically conductive layer, a second diffusion barrier layer over the second dielectric layer, and a second electrically conductive layer over the second diffusion barrier layer. The first and second dielectric layers may include different dielectric materials, and the first diffusion barrier layer may be thinner than the second diffusion barrier layer.

    Abstract translation: 存储器件可以包括半导体衬底和半导体衬底中的存储晶体管。 存储晶体管可以包括半导体衬底中的源极和漏极区域以及它们之间的沟道区域和栅极堆叠。 栅极堆叠可以包括沟道区域上的第一介电层,第一介电层上的第一扩散阻挡层,第一扩散阻挡层上的第一导电层,第一导电层上的第二介电层,第二介电层 第二介电层上的扩散阻挡层,以及位于第二扩散阻挡层上的第二导电层。 第一和第二电介质层可以包括不同的电介质材料,并且第一扩散阻挡层可以比第二扩散阻挡层薄。

Patent Agency Ranking