SILICON GERMANIUM AND SILICON FINS ON OXIDE FROM BULK WAFER
    182.
    发明申请
    SILICON GERMANIUM AND SILICON FINS ON OXIDE FROM BULK WAFER 审中-公开
    氧化硅上的硅锗和硅氧烷

    公开(公告)号:US20170018465A1

    公开(公告)日:2017-01-19

    申请号:US15220150

    申请日:2016-07-26

    Abstract: A method for forming fins includes growing a SiGe layer and a silicon layer over a surface of a bulk Si substrate, patterning fin structures from the silicon layer and the SiGe layer and filling between the fin structures with a dielectric fill. Trenches are formed to expose end portions of the fin structures. A first region of the fin structures is blocked off. The SiGe layer of the fin structures of a second region is removed by selectively etching the fin structures from the end portions to form voids, which are filled with dielectric material. The silicon layer of the fin structures is exposed. The SiGe layer in the first region is thermally oxidized to drive Ge into the silicon layer to form SiGe fins on an oxide layer in the first region and silicon fins on the dielectric material in the second region.

    Abstract translation: 用于形成翅片的方法包括在体Si衬底的表面上生长SiGe层和硅层,从硅层和SiGe层图案化翅片结构,并用电介质填充物填充翅片结构。 形成沟槽以暴露翅片结构的端部。 翅片结构的第一个区域被阻挡。 通过从端部选择性地蚀刻翅片结构来去除第二区域的翅片结构的SiGe层,以形成填充有电介质材料的空隙。 翅片结构的硅层被暴露。 第一区域中的SiGe层被热氧化以将Ge驱动到硅层中,以在第一区域中的氧化物层上形成SiGe散热片,并在第二区域中在介电材料上形成硅散热片。

    Post-CMP hybrid wafer cleaning technique
    183.
    发明授权
    Post-CMP hybrid wafer cleaning technique 有权
    CMP后混合晶片清洗技术

    公开(公告)号:US09548222B2

    公开(公告)日:2017-01-17

    申请号:US14047144

    申请日:2013-10-07

    Inventor: John H. Zhang

    Abstract: A brush-cleaning apparatus is disclosed for use in cleaning a semiconductor wafer after polishing. Embodiments of the brush-cleaning apparatus implemented with a multi-branch chemical dispensing unit are applied beneficially to clean semiconductor wafers, post-polish, using a hybrid cleaning method. An exemplary hybrid cleaning method employs a two-chemical sequence in which first and second chemical treatment modules are separate from one another, and are followed by a pH-neutralizing-rinse that occurs in a treatment module separate from the first and second chemical treatment modules. Implementation of such hybrid methods is facilitated by the multi-branch chemical dispensing unit, which provides separate chemical lines to different chemical treatment modules, and dispenses chemical to at least four different areas of each wafer during single-wafer processing in an upright orientation. The multi-branch chemical dispensing unit provides a flexible, modular building block for constructing various equipment configurations that use multiple chemical treatments and/or pH neutralization steps.

    Abstract translation: 公开了用于清洁抛光后的半导体晶片的刷子清洁装置。 使用多分支化学分配单元实施的刷子清洁装置的实施例有利地应用混合清洗方法来清洁半导体晶片,后抛光。 示例性的混合清洁方法采用其中第一和第二化学处理组件彼此分离的双化学序列,然后是在与第一和第二化学处理模块分离的处理模块中发生的pH中和漂洗 。 这种混合方法的实现通过多分支化学分配单元来实现,该分支化学分配单元向不同的化学处理模块提供单独的化学品流,并且在直立取向的单晶片处理期间将化学品分配给每个晶片的至少四个不同区域。 多分支化学分配单元提供了一种灵活的模块化构建块,用于构建使用多种化学处理和/或pH中和步骤的各种设备配置。

    METHOD OF USING A SACRIFICAL GATE STRUCTURE TO MAKE A METAL GATE FINFET TRANSISTOR
    185.
    发明申请
    METHOD OF USING A SACRIFICAL GATE STRUCTURE TO MAKE A METAL GATE FINFET TRANSISTOR 有权
    使用栅极结构构造金属栅极FinFET晶体管的方法

    公开(公告)号:US20170005169A1

    公开(公告)日:2017-01-05

    申请号:US14755663

    申请日:2015-06-30

    Abstract: A self-aligned SiGe FinFET device features a relaxed channel region having a high germanium concentration. Instead of first introducing germanium into the channel and then attempting to relax the resulting strained film, a relaxed channel is formed initially to accept the germanium. In this way, a presence of germanium can be established without straining or damaging the lattice. Gate structures are patterned relative to intrinsic silicon fins, to ensure that the gates are properly aligned, prior to introducing germanium into the fin lattice structure. After aligning the gate structures, the silicon fins are segmented to elastically relax the silicon lattice. Then, germanium is introduced into the relaxed silicon lattice, to produce a SiGe channel that is substantially stress-free and also defect-free. Using the method described, concentration of germanium achieved in a structurally stable film can be increased to a level greater than 85%.

    Abstract translation: 自对准SiGe FinFET器件具有具有高锗浓度的松弛沟道区。 不是首先将锗引入通道,然后尝试松弛所得到的应变膜,最初形成松弛的通道以接受锗。 以这种方式,可以建立锗的存在而不会使晶格变形或损坏。 在将锗引入鳍状晶格结构之前,门结构相对于本征硅散热片图案化,以确保栅极正确对准。 在对齐栅极结构之后,将硅片段分段以弹性地松弛硅晶格。 然后,将锗引入松弛的硅晶格中,以产生基本上无应力且也无缺陷的SiGe沟道。 使用所述方法,在结构稳定的膜中实现的锗的浓度可以增加到大于85%的水平。

    STACKED SHORT AND LONG CHANNEL FINFETS
    186.
    发明申请
    STACKED SHORT AND LONG CHANNEL FINFETS 审中-公开
    堆叠短路和长通道熔体

    公开(公告)号:US20170005012A1

    公开(公告)日:2017-01-05

    申请号:US15238559

    申请日:2016-08-16

    Abstract: An analog integrated circuit is disclosed in which short channel transistors are stacked on top of long channel transistors, vertically separated by an insulating layer. With such a design, it is possible to produce a high density, high power, and high performance analog integrated circuit chip including both short and long channel devices that are spaced far enough apart from one another to avoid crosstalk. In one embodiment, the transistors are FinFETs and the long channel devices are multi-gate FinFETs. In one embodiment, single and dual damascene devices are combined in a multi-layer integrated circuit cell. The cell may contain various combinations and configurations of the short and long-channel devices. A high density cell can be made by simply shrinking the dimensions of the cells and replicating two or more cells in the same size footprint as the original cell.

    Abstract translation: 公开了一种模拟集成电路,其中短沟道晶体管堆叠在由绝缘层垂直分隔的长沟道晶体管的顶部。 通过这样的设计,可以生产高密度,高功率和高性能的模拟集成电路芯片,其包括彼此间隔足够远的短路和长通道设备,以避免串扰。 在一个实施例中,晶体管是FinFET,并且长沟道器件是多栅极FinFET。 在一个实施例中,将单镶嵌和双镶嵌装置组合在多层集成电路单元中。 小区可以包含短路和长通道设备的各种组合和配置。 可以通过简单地收缩细胞的尺寸并复制与原始细胞相同尺寸足迹的两个或更多个细胞来制造高密度细胞。

    Semiconductor packages separated using a sacrificial material
    187.
    发明授权
    Semiconductor packages separated using a sacrificial material 有权
    使用牺牲材料分离的半导体封装

    公开(公告)号:US09536756B1

    公开(公告)日:2017-01-03

    申请号:US14754143

    申请日:2015-06-29

    Abstract: One or more embodiments are directed to semiconductor packages that are assembled using a sacrificial material, that when removed, separates the assembled packages into individual packages. The sacrificial material may be removed by a blanket technique such that a mask, pattern, or alignment step is not needed. In one embodiment the sacrificial material is formed on the lead frame on a connecting bar of a lead frame between adjacent leads. After the molding step, the connecting bar is etched away exposing a surface of the sacrificial material. The sacrificial material is removed, thereby separating the assembled packages into individual packages.

    Abstract translation: 一个或多个实施例涉及使用牺牲材料组装的半导体封装,当被移除时,将组装的封装分离成单个封装。 可以通过覆盖技术去除牺牲材料,使得不需要掩模,图案或对准步骤。 在一个实施例中,牺牲材料形成在引线框架上的相邻引线之间的引线框架的连接杆上。 在模制步骤之后,连接杆被蚀刻掉,暴露牺牲材料的表面。 去除牺牲材料,从而将组装的包装分离成单独的包装。

    SEMICONDUCTOR PACKAGES SEPARATED USING A SACRIFICIAL MATERIAL
    189.
    发明申请
    SEMICONDUCTOR PACKAGES SEPARATED USING A SACRIFICIAL MATERIAL 有权
    使用非常重要的材料分离的半导体封装

    公开(公告)号:US20160379846A1

    公开(公告)日:2016-12-29

    申请号:US14754143

    申请日:2015-06-29

    Abstract: One or more embodiments are directed to semiconductor packages that are assembled using a sacrificial material, that when removed, separates the assembled packages into individual packages. The sacrificial material may be removed by a blanket technique such that a mask, pattern, or alignment step is not needed. In one embodiment the sacrificial material is formed on the lead frame on a connecting bar of a lead frame between adjacent leads. After the molding step, the connecting bar is etched away exposing a surface of the sacrificial material. The sacrificial material is removed, thereby separating the assembled packages into individual packages.

    Abstract translation: 一个或多个实施例涉及使用牺牲材料组装的半导体封装,当被移除时,将组装的封装分离成单个封装。 可以通过覆盖技术去除牺牲材料,使得不需要掩模,图案或对准步骤。 在一个实施例中,牺牲材料形成在引线框架上的相邻引线之间的引线框架的连接杆上。 在模制步骤之后,连接杆被蚀刻掉,暴露牺牲材料的表面。 去除牺牲材料,从而将组装的包装分离成单独的包装。

Patent Agency Ranking