INTEGRATED CIRCUITS AND METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH ACTIVE AREA PROTECTION
    11.
    发明申请
    INTEGRATED CIRCUITS AND METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH ACTIVE AREA PROTECTION 有权
    集成电路和方法用于制作具有主动区域保护的集成电路

    公开(公告)号:US20140264613A1

    公开(公告)日:2014-09-18

    申请号:US13835944

    申请日:2013-03-15

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a semiconductor substrate includes a shallow trench isolation structure disposed therein. A gate electrode structure overlies semiconductor material of the semiconductor substrate. A first sidewall spacer is formed adjacent to the gate electrode structure, with a first surface of the shallow trench isolation structure exposed and spaced from the first sidewall spacer by a region of the semiconductor material. The first surface of the shallow trench isolation structure is masked with an isolation structure mask. The region of the semiconductor material is free from the isolation structure mask. A recess is etched in the region of the semiconductor material, with the isolation structure mask in place. A semiconductor material is epitaxially grown within the recess to form an epitaxially-grown semiconductor region adjacent to the gate electrode structure.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,半导体衬底包括设置在其中的浅沟槽隔离结构。 栅电极结构覆盖半导体衬底的半导体材料。 形成与栅电极结构相邻的第一侧壁间隔物,其中浅沟槽隔离结构的第一表面暴露并与第一侧壁间隔物隔开半导体材料的区域。 浅沟槽隔离结构的第一表面用隔离结构掩模掩蔽。 半导体材料的区域没有隔离结构掩模。 在半导体材料的区域中蚀刻凹陷,隔离结构掩模就位。 半导体材料在凹槽内外延生长以形成与栅电极结构相邻的外延生长的半导体区域。

    Integrated circuits having FinFET semiconductor devices and methods of fabricating the same to resist sub-fin current leakage
    15.
    发明授权
    Integrated circuits having FinFET semiconductor devices and methods of fabricating the same to resist sub-fin current leakage 有权
    具有FinFET半导体器件的集成电路及其制造方法以抵抗子鳍电流泄漏

    公开(公告)号:US09472554B2

    公开(公告)日:2016-10-18

    申请号:US13955693

    申请日:2013-07-31

    CPC classification number: H01L27/0924 H01L21/823821

    Abstract: Integrated circuits that have a FinFET and methods of fabricating the integrated circuits are provided herein. In an embodiment, a method of fabricating an integrated circuit having a FinFET includes providing a substrate comprising fins. The fins include semiconductor material. A first metal oxide layer is formed over sidewall surfaces of the fins. The first metal oxide layer includes a first metal oxide. The first metal oxide layer is recessed to a depth below a top surface of the fins to form a recessed first metal oxide layer. The top surface and sidewall surfaces of the fins at a top portion of the fins are free from the first metal oxide layer. A gate electrode structure is formed over the top surface and sidewall surfaces of the fins at the top portion of the fins. The recessed first metal oxide layer is recessed beneath the gate electrode structure.

    Abstract translation: 本文提供了具有FinFET的集成电路和制造集成电路的方法。 在一个实施例中,制造具有FinFET的集成电路的方法包括提供包括鳍片的衬底。 翅片包括半导体材料。 在翅片的侧壁表面上形成第一金属氧化物层。 第一金属氧化物层包括第一金属氧化物。 第一金属氧化物层凹入到翅片的顶表面下方的深度以形成凹陷的第一金属氧化物层。 翅片顶部的翅片的顶表面和侧壁表面不含第一金属氧化物层。 在翅片顶部的翅片的顶表面和侧壁表面上形成栅电极结构。 凹陷的第一金属氧化物层凹陷在栅电极结构下方。

    Integrated circuits and methods for fabricating integrated circuits with active area protection
    16.
    发明授权
    Integrated circuits and methods for fabricating integrated circuits with active area protection 有权
    用于制造具有有源区域保护的集成电路的集成电路和方法

    公开(公告)号:US09419126B2

    公开(公告)日:2016-08-16

    申请号:US13835944

    申请日:2013-03-15

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, a semiconductor substrate includes a shallow trench isolation structure disposed therein. A gate electrode structure overlies semiconductor material of the semiconductor substrate. A first sidewall spacer is formed adjacent to the gate electrode structure, with a first surface of the shallow trench isolation structure exposed and spaced from the first sidewall spacer by a region of the semiconductor material. The first surface of the shallow trench isolation structure is masked with an isolation structure mask. The region of the semiconductor material is free from the isolation structure mask. A recess is etched in the region of the semiconductor material, with the isolation structure mask in place. A semiconductor material is epitaxially grown within the recess to form an epitaxially-grown semiconductor region adjacent to the gate electrode structure.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,半导体衬底包括设置在其中的浅沟槽隔离结构。 栅电极结构覆盖半导体衬底的半导体材料。 形成与栅电极结构相邻的第一侧壁间隔物,其中浅沟槽隔离结构的第一表面暴露并与第一侧壁间隔物隔开半导体材料的区域。 浅沟槽隔离结构的第一表面用隔离结构掩模掩蔽。 半导体材料的区域没有隔离结构掩模。 在半导体材料的区域中蚀刻凹陷,隔离结构掩模就位。 半导体材料在凹槽内外延生长以形成与栅电极结构相邻的外延生长的半导体区域。

    METHODS OF MAKING A SELF-ALIGNED CHANNEL DRIFT DEVICE
    18.
    发明申请
    METHODS OF MAKING A SELF-ALIGNED CHANNEL DRIFT DEVICE 有权
    制造自对准通道DRIFT设备的方法

    公开(公告)号:US20160056265A1

    公开(公告)日:2016-02-25

    申请号:US14922308

    申请日:2015-10-26

    Abstract: An isolation region is formed in a semiconductor substrate to laterally define and electrically isolate a device region and first and second laterally adjacent well regions are formed in the device region. A gate structure is formed above the device region such that the first well region extends below an entirety of the gate structure and a well region interface formed between the first and second well regions is laterally offset from a drain-side edge of the gate structure. Source and drain regions are formed in the device region such that the source region extends laterally from a source-side edge of the gate structure and across a first portion of the first well region to a first inner edge of the isolation region and the drain region extends laterally from the drain-side edge and across a second portion of the first well region.

    Abstract translation: 在半导体衬底中形成隔离区域以横向限定并电隔离器件区域,并且在器件区域中形成第一和第二横向相邻阱区域。 在器件区域上方形成栅极结构,使得第一阱区域延伸到整个栅极结构的下方,并且形成在第一阱区域和第二阱区域之间的阱区域界面从栅极结构的漏极侧边缘横向偏移。 源极和漏极区域形成在器件区域中,使得源极区域从栅极结构的源极侧边缘横向延伸并跨越第一阱区域的第一部分延伸到隔离区域的第一内部边缘,并且漏极区域 从排水侧边缘横向延伸并穿过第一井区域的第二部分。

    Shallow trench isolation
    19.
    发明授权
    Shallow trench isolation 有权
    浅沟隔离

    公开(公告)号:US09136330B2

    公开(公告)日:2015-09-15

    申请号:US13947439

    申请日:2013-07-22

    Abstract: A semiconductor structure with an improved shallow trench isolation (STI) region and method of fabrication is disclosed. The STI region comprises a lower portion filled with oxide and an upper portion comprising a high Young's modulus (HYM) liner disposed on the lower portion and trench sidewalls and filled with oxide. The HYM liner is disposed adjacent to source-drain regions, and serves to reduce stress relaxation within the shallow trench isolation (STI) oxide, which has a relatively low Young's modulus and is soft. Hence, the HYM liner serves to increase the desired stress imparted by the embedded stressor source-drain regions, which enhances carrier mobility, thus increasing semiconductor performance.

    Abstract translation: 公开了具有改进的浅沟槽隔离(STI)区域和制造方法的半导体结构。 STI区域包括填充有氧化物的下部分和包括设置在下部分上的高杨氏模量(HYM)衬垫和沟槽侧壁并填充有氧化物的上部部分。 HYM衬垫设置在源 - 漏区附近,用于减少浅沟槽隔离(STI)氧化物中的应力松弛,其具有较低的杨氏模量并且柔软。 因此,HYM衬垫用于增加由嵌入式应力源源极 - 漏极区域施加的所需应力,这增强了载流子迁移率,从而提高了半导体性能。

    EPITAXIALLY FORMING A SET OF FINS IN A SEMICONDUCTOR DEVICE
    20.
    发明申请
    EPITAXIALLY FORMING A SET OF FINS IN A SEMICONDUCTOR DEVICE 有权
    在半导体器件中外延形成一组FINS

    公开(公告)号:US20150221770A1

    公开(公告)日:2015-08-06

    申请号:US14686228

    申请日:2015-04-14

    Abstract: Approaches for enabling epitaxial growth of silicon fins in a device (e.g., a fin field effect transistor device (FinFET)) are provided. Specifically, approaches are provided for forming a set of silicon fins for a FinFET device, the FinFET device comprising: a set of gate structures formed over a substrate, each of the set of gate structures including a capping layer and a set of spacers; an oxide fill formed over the set of gate structures; a set of openings formed in the device by removing the capping layer and the set of spacers from one or more of the set of gate structures; a silicon material epitaxially grown within the set of openings in the device and then planarized; and wherein the oxide fill is etched to expose the silicon material and form the set of fins.

    Abstract translation: 提供了用于在器件(例如,鳍式场效应晶体管器件(FinFET))中实现硅鳍外延生长的方法。 具体地,提供了用于形成用于FinFET器件的一组硅散热片的方法,所述FinFET器件包括:在衬底上形成的一组栅极结构,所述一组栅极结构中的每一个包括覆盖层和一组间隔物; 在该组栅极结构上形成的氧化物填充物; 通过从所述一组或多组所述栅极结构中去除所述覆盖层和所述一组间隔物而在所述器件中形成的一组开口; 外延生长在器件中的开口组内然后平坦化的硅材料; 并且其中蚀刻氧化物填充物以暴露硅材料并形成该组散热片。

Patent Agency Ranking