PHOTOLITHOGRAPHY SYSTEM AND METHOD USING A RETICLE WITH MULTIPLE DIFFERENT SETS OF REDUNDANT FRAMED MASK PATTERNS

    公开(公告)号:US20190278166A1

    公开(公告)日:2019-09-12

    申请号:US15915280

    申请日:2018-03-08

    Abstract: Disclosed is a reticle with multiple different sets of redundant mask patterns. Each set allows for patterning of a layer at a specific level of an integrated circuit (IC) chip design on a target region of a wafer using a vote-taking technique to avoid defects. The different sets further allow the same reticle to be used to pattern layers at different levels in the same IC chip design or to pattern layers at the same level or at different levels in different IC chip designs. Each mask pattern is individually framed with alignment marks to facilitate alignment minimize overlay errors. Optionally, redundant mask patterns in the same set are distributed across the reticle (as opposed to being located within the same general area) in order to minimize reticle overheating during patterning using the vote-taking technique. Also disclosed are a photolithography system and a photolithography method that employ such a reticle.

    Overlay mark dependent dummy fill to mitigate gate height variation
    13.
    发明授权
    Overlay mark dependent dummy fill to mitigate gate height variation 有权
    覆盖标记相关虚拟填充以减轻门高度变化

    公开(公告)号:US09368453B2

    公开(公告)日:2016-06-14

    申请号:US14948476

    申请日:2015-11-23

    Abstract: A method of forming dummy structures and an overlay mark protection zone over an active layer zone based on the shape of an overlay mark and the resulting device are provided. Embodiments include determining a size and a shape of an overlay mark; determining a size and a shape of an overlay mark protection zone based on the shape of the overlay mark; determining a shape of a plurality of dummy structures based on the shape of the overlay mark; determining a size and a shape of an active layer zone based on the size and the shape of the overlay mark and the plurality of dummy structures; forming the active layer zone in an active layer of a semiconductor substrate; forming the overlay mark and the plurality of dummy structures over the active layer zone in a poly layer of the semiconductor substrate; and planarizing the poly layer.

    Abstract translation: 提供了基于覆盖标记的形状和所得到的装置在有源层区域上形成虚拟结构和覆盖标记保护区域的方法。 实施例包括确定重叠标记的尺寸和形状; 基于覆盖标记的形状确定覆盖标记保护区的大小和形状; 基于重叠标记的形状确定多个虚拟结构的形状; 基于覆盖标记和多个虚拟结构的尺寸和形状来确定活动层区域的尺寸和形状; 在半导体衬底的有源层中形成有源层区; 在所述半导体衬底的多晶硅层中的所述有源层区域上形成所述覆盖标记和所述多个虚设结构; 并平坦化多层。

    Efficient optical proximity correction repair flow method and apparatus
    14.
    发明授权
    Efficient optical proximity correction repair flow method and apparatus 有权
    高效的光学邻近校正修复流程方法和装置

    公开(公告)号:US09250538B2

    公开(公告)日:2016-02-02

    申请号:US14146771

    申请日:2014-01-03

    CPC classification number: G03F7/70441 G03F1/70 Y02T10/82

    Abstract: A method and apparatus for an efficient optical proximity correction (OPC) repair flow is disclosed. Embodiments may include receiving an input data stream of an integrated circuit (IC) design layout, performing one or more iterations of an OPC step and a layout polishing step on the input data stream, and performing a smart enhancement step if an output of a last iteration of the OPC step fails to satisfy one or more layout criteria and if a number of the one or more iterations satisfies a threshold value. Additional embodiments may include performing a pattern insertion process cross-linked with the OPC step, the pattern insertion process being a base optical rule check (ORC) process.

    Abstract translation: 公开了一种用于高效光学邻近校正(OPC)修复流程的方法和装置。 实施例可以包括接收集成电路(IC)设计布局的输入数据流,对输入数据流执行OPC步骤的一个或多个迭代和布局抛光步骤,以及如果最后一个输出的输出执行智能增强步骤 OPC步骤的迭代不能满足一个或多个布局标准,并且如果一个或多个迭代的数量满足阈值。 附加实施例可以包括执行与OPC步骤交联的模式插入过程,模式插入过程是基本光学规则检查(ORC)过程。

    ANTI-FUSE WITH SELF ALIGNED VIA PATTERNING
    16.
    发明申请

    公开(公告)号:US20200118927A1

    公开(公告)日:2020-04-16

    申请号:US16161590

    申请日:2018-10-16

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to an anti-fuse with self-aligned via patterning and methods of manufacture. The anti-fuse includes: a lower wiring layer composed of a plurality of lower wiring structures; at least one via structure in direct contact and misaligned with a first wiring structure of the plurality of lower wiring structures and offset from a second wiring structure of the plurality of lower wiring structures; and an upper wiring layer composed of at least one upper wiring structure in direct contact with the at least one via structure.

    SELF-ALIGNED QUADRUPLE PATTERNING PITCH WALKING SOLUTION

    公开(公告)号:US20190271918A1

    公开(公告)日:2019-09-05

    申请号:US15909071

    申请日:2018-03-01

    Abstract: A self-aligned quadruple patterning (SAQP) process for forming semiconductor devices utilizes a look-up table based on lithography and etch profiles to improve the critical dimension(s) of semiconductor structures such as semiconductor fins. The look-up table may include lithography and etch data, including critical dimension (CD) and sidewall angle (SWA) data for intermediate as well as final structures formed during fabrication, and may be used to improve fin CD and fin pitch in device architectures that include densely-arrayed, semi-densely arrayed and nested structures.

Patent Agency Ranking