Confined early epitaxy with local interconnect capability
    11.
    发明授权
    Confined early epitaxy with local interconnect capability 有权
    具有局部互连能力的封闭早期外延

    公开(公告)号:US09401408B2

    公开(公告)日:2016-07-26

    申请号:US14676608

    申请日:2015-04-01

    Abstract: A non-planar semiconductor structure includes a semiconductor substrate, multiple raised semiconductor structures coupled to the substrate and surrounded at a lower portion thereof by a layer of isolation material, gate structure(s) and confined epitaxial material above active regions of the raised structures, the confined epitaxial material having recessed portion(s) therein. Dummy gate structures surrounding a portion of each of the raised structures are initially used, and the confined epitaxial material is created before replacing the dummy gate structures with final gate structures. The structure further includes silicide on upper surfaces of a top portion of the confined epitaxial material, and contacts above the silicide, the contacts including separate contacts electrically coupled to only one area of confined epitaxial material and common contact(s) electrically coupling two adjacent areas of the confined epitaxial material.

    Abstract translation: 非平面半导体结构包括半导体衬底,耦合到衬底的多个凸起的半导体结构,并且在其下部被隔离材料层,栅极结构和凸起结构的有源区上方的限定外延材料包围, 该限制外延材料在其中具有凹入部分。 最初使用围绕每个凸起结构的一部分的虚拟门结构,并且在用最终栅极结构替换伪栅极结构之前产生约束的外延材料。 该结构还包括在限制的外延材料的顶部的上表面上的硅化物和硅化物上方的触点,触点包括电耦合到仅限于一部分的限制性外延材料的单独触点和电耦合两个相邻区域 的限制外延材料。

    FINFET HYBRID FULL METAL GATE WITH BORDERLESS CONTACTS
    12.
    发明申请
    FINFET HYBRID FULL METAL GATE WITH BORDERLESS CONTACTS 审中-公开
    FINFET混合全金属门与无边界联系

    公开(公告)号:US20140162447A1

    公开(公告)日:2014-06-12

    申请号:US13709250

    申请日:2012-12-10

    CPC classification number: H01L29/66795 H01L29/41791

    Abstract: A method for fabricating a field effect transistor device includes patterning a fin on substrate, patterning a gate stack over a portion of the fin and a portion of an insulator layer arranged on the substrate, forming a protective barrier over the gate stack, a portion of the fin and a portion of the insulator layer, the protective barrier enveloping the gate stack, depositing a second insulator layer over portions of the fin and the protective barrier, performing a first etching process to selectively remove portions of the second insulator layer to define cavities that expose portions of source and drain regions of the fin without appreciably removing the protective barrier, and depositing a conductive material in the cavities.

    Abstract translation: 一种用于制造场效应晶体管器件的方法,包括对衬底上的翅片进行图案化,在栅极堆叠的一部分上构图栅极堆叠,以及布置在衬底上的绝缘体层的一部分,在栅极叠层上形成保护屏障, 所述翅片和所述绝缘体层的一部分,所述保护屏障包围所述栅极堆叠,在所述鳍片和所述保护屏障的部分上沉积第二绝缘体层,执行第一蚀刻工艺以选择性地去除所述第二绝缘体层的部分以限定空腔 其暴露鳍片的源极和漏极区域的部分,而不明显地去除保护屏障,以及在空腔中沉积导电材料。

    Methods of removing fins for finfet semiconductor devices
    15.
    发明授权
    Methods of removing fins for finfet semiconductor devices 有权
    finfet半导体器件散热片拆除方法

    公开(公告)号:US09318342B2

    公开(公告)日:2016-04-19

    申请号:US14811987

    申请日:2015-07-29

    Abstract: One illustrative method disclosed herein includes forming a plurality of initial fins in a substrate, wherein at least one of the initial fins is a to-be-removed fin, forming a material adjacent the initial fins, forming a fin removal masking layer above the plurality of initial fins, removing a desired portion of the at least one to-be-removed fin by: (a) performing a recess etching process on the material to remove a portion, but not all, of the material positioned adjacent the sidewalls of the at least one to-be-removed fin, (b) after performing the recess etching process, performing a fin recess etching process to remove a portion, but not all, of the at least one to be removed fin and (c) repeating steps (a) and (b) until the desired amount of the at least one to-be-removed fin is removed.

    Abstract translation: 本文公开的一种说明性方法包括在基底中形成多个初始翅片,其中至少一个初始翅片是待去除翅片,形成与初始翅片相邻的材料,在多个 的初始翅片,通过以下步骤去除所述至少一个待去除的翅片的期望部分:(a)对所述材料执行凹陷蚀刻工艺以去除邻近所述第二侧壁的所述材料定位的部分(但不是全部) 至少一个待去除的翅片,(b)在执行凹陷蚀刻工艺之后,进行翅片凹槽蚀刻工艺以去除待除去的至少一个翅片的部分而不是全部,以及(c)重复步骤 (a)和(b),直到除去所需量的至少一个待去除的翅片。

    Tri-gate FinFET device
    16.
    发明授权

    公开(公告)号:US10424657B2

    公开(公告)日:2019-09-24

    申请号:US15428312

    申请日:2017-02-09

    Abstract: A tri-gate FinFET device includes a fin that is positioned vertically above and spaced apart from an upper surface of a semiconductor substrate, wherein the fin has an upper surface, a lower surface opposite of the upper surface, a first side surface, and a second side surface opposite of the first side surface. The axis of the fin in a height direction of the fin is oriented substantially parallel to the upper surface of the semiconductor substrate, and the first side surface of the fin contacts an insulating material. A gate structure is positioned around the upper surface, the second side surface, and the lower surface of the fin, and a gate contact structure is conductively coupled to the gate structure.

    METHOD OF FORMING GATE-ALL-AROUND (GAA) FINFET AND GAA FINFET FORMED THEREBY

    公开(公告)号:US20190123160A1

    公开(公告)日:2019-04-25

    申请号:US16190549

    申请日:2018-11-14

    Abstract: A method of forming a GAA FinFET, including: forming a fin on a substrate, the substrate having a STI layer formed thereon and around a portion of a FIN-bottom portion of the fin, the fin having a dummy gate formed thereover, the dummy gate having a gate sidewall spacer on sidewalls thereof; forming a FIN-void and an under-FIN cavity in the STI layer; forming first spacers by filling the under-FIN cavity and FIN-void with a first fill; removing the dummy gate, thereby exposing both FIN-bottom and FIN-top portions of the fin underneath the gate; creating an open area underneath the exposed FIN-top by removing the exposed FIN-bottom; and forming a second spacer by filling the open area with a second fill; wherein a distance separates a top-most surface of the second spacer from a bottom-most surface of the FIN-top portion. A GAA FinFET formed by the method is also disclosed.

    Method of forming gate-all-around (GAA) FinFET and GAA FinFET formed thereby

    公开(公告)号:US10164041B1

    公开(公告)日:2018-12-25

    申请号:US15790216

    申请日:2017-10-23

    Abstract: A method of forming a GAA FinFET, including: forming a fin on a substrate, the substrate having a STI layer formed thereon and around a portion of a FIN-bottom portion of the fin, the fin having a dummy gate formed thereover, the dummy gate having a gate sidewall spacer on sidewalls thereof; forming a FIN-void and an under-FIN cavity in the STI layer; forming first spacers by filling the under-FIN cavity and FIN-void with a first fill; removing the dummy gate, thereby exposing both FIN-bottom and FIN-top portions of the fin underneath the gate; creating an open area underneath the exposed FIN-top by removing the exposed FIN-bottom; and forming a second spacer by filling the open area with a second fill; wherein a distance separates a top-most surface of the second spacer from a bottom-most surface of the FIN-top portion. A GAA FinFET formed by the method is also disclosed.

Patent Agency Ranking