-
公开(公告)号:US12112798B2
公开(公告)日:2024-10-08
申请号:US18123918
申请日:2023-03-20
Inventor: Farnood Merrikh Bayat , Xinjie Guo , Dmitri Strukov , Nhan Do , Hieu Van Tran , Vipin Tiwari , Mark Reiten
IPC: G11C11/54 , G06F3/06 , G06N3/04 , G06N3/045 , G06N3/063 , G11C16/08 , G11C16/12 , G11C16/16 , G11C16/34 , G11C29/38
CPC classification number: G11C11/54 , G06F3/061 , G06F3/0655 , G06F3/0688 , G06N3/04 , G06N3/045 , G06N3/063 , G11C16/08 , G11C16/12 , G11C16/16 , G11C16/3436 , G11C29/38
Abstract: Numerous examples are disclosed for an output block coupled to a non-volatile memory array in a neural network and associated methods. In one example, a circuit for converting a current in a neural network into an output voltage comprises a non-volatile memory cell comprises a word line terminal, a bit line terminal, and a source line terminal, wherein the bit line terminal receives the current; and a switch for selectively coupling the word line terminal to the bit line terminal; wherein when the switch is closed, the current flows into the non-volatile memory cell and the output voltage is provided on the bit line terminal.
-
公开(公告)号:US20240274186A1
公开(公告)日:2024-08-15
申请号:US18644840
申请日:2024-04-24
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Steven Lemke , Vipin Tiwari , Nhan Do , Mark Reiten
IPC: G11C11/54 , G06N3/045 , G11C16/04 , G11C16/10 , G11C16/14 , H01L29/423 , H01L29/788 , H10B41/30
CPC classification number: G11C11/54 , G06N3/045 , G11C16/0483 , G11C16/10 , G11C16/14 , H01L29/42324 , H01L29/42328 , H01L29/7883 , H10B41/30
Abstract: A neural network device with synapses having memory cells each having a floating gate and a first gate over first and second portions of a channel region between source and drain regions, and a second gate over the floating gate or the source region. First lines each electrically connect the first gates in one of the memory cell rows, second lines each electrically connect the second gates in one of the memory cell rows, third lines each electrically connect the source regions in one of the memory cell rows, fourth lines each electrically connect the drain regions in one of the memory cell columns, and a plurality of transistors each electrically connected in series with one of the fourth lines. The synapses receive a first plurality of inputs as electrical voltages on gates of the transistors, and provide a first plurality of outputs as electrical currents on the third lines.
-
公开(公告)号:US20240265951A1
公开(公告)日:2024-08-08
申请号:US18137370
申请日:2023-04-20
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Hoa Vu , Stephen Trinh , Stanley Hong , Thuan Vu , Nghia Le , Duc Nguyen , Hien Pham
CPC classification number: G11C5/147 , G11C7/02 , G11C13/004
Abstract: In one example, a system comprises a current-to-voltage converter to generate differential voltages from differential currents comprising a first current and a second current, the current-to-voltage converter comprising: a first bitline to provide the first current; a second bitline to provide the second current; a first regulator to apply a first voltage to the first bitline; a second regulator to apply a second voltage to the second bitline; a regulating circuit comprising a first input terminal, a second input terminal, a first output terminal, and a second output terminal, the first output terminal and the second output terminal providing the differential voltages; and a common mode circuit.
-
公开(公告)号:US20240256846A1
公开(公告)日:2024-08-01
申请号:US18135664
申请日:2023-04-17
Applicant: Silicon Storage Technology, Inc
Inventor: Hieu Van Tran , Thuan Vu , Stanley Hong , Stephen Trinh , Anh Ly
IPC: G06N3/065
CPC classification number: G06N3/065
Abstract: Numerous examples are disclosed of multiplexors coupled to rows in a neural network array. In one example, a system comprises a neural network array of non-volatile memory cells comprising i rows, where i is a multiple of 2; j row registers, where j
-
公开(公告)号:US20240256146A1
公开(公告)日:2024-08-01
申请号:US18134928
申请日:2023-04-14
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Thuan Vu , Kha Nguyen , Stephen Trinh , Stanley Hong , Hien Pham
IPC: G06F3/06
CPC classification number: G06F3/0619 , G06F3/0659 , G06F3/0679
Abstract: Numerous examples are disclosed of systems and methods to implement redundancy. In one example, a system comprises an array of non-volatile memory cells; a redundant array of non-volatile memory cells; and an input block coupled to respective rows in the array and respective rows in the redundant array and comprising row tag registers and redundant row tag registers.
-
公开(公告)号:US20240171069A1
公开(公告)日:2024-05-23
申请号:US18109397
申请日:2023-02-14
Applicant: Silicon Storage Technology, Inc.
Inventor: Nghia Nguyen , Hien Lai , Thoan Nguyen , Son Nguyen , Viet Nguyen
Abstract: Examples of improved charge pumps are disclosed. In one example, a system comprises a first charge path comprising a first stage to boost an input voltage and a second stage to boost a voltage received from the first stage of the first charge path; and a second charge path comprising a first stage to boost an input voltage and a second stage to boost a voltage received from the first stage of the second charge path; wherein an output of the second stage of the first charge path is coupled to the first stage of the second charge path and an output of the second stage of the second charge path is coupled to the first stage of the first charge path.
-
公开(公告)号:US20240127890A1
公开(公告)日:2024-04-18
申请号:US18536147
申请日:2023-12-11
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , THUAN VU , STANLEY HONG , STEPHEN TRINH , ANH LY , NHAN DO , MARK REITEN
CPC classification number: G11C16/08 , G11C11/54 , G11C16/24 , G11C2216/04
Abstract: In one example, a non-volatile memory system, comprises an array of non-volatile memory cells arranged in rows and columns, each non-volatile memory cell comprising a source and a drain; a plurality of bit lines, each of the plurality of bit lines coupled to the drain or each non-volatile memory cell in a column of non-volatile memory cells; a source line coupled to the source of each non-volatile memory cell; and an adaptive bias decoder for providing a voltage to an erase gate line of the array during an operation, wherein the adaptive bias decoder adjusts the voltage provided to the erase gate line in response to changes in a voltage of the source line.
-
238.
公开(公告)号:US20240120009A1
公开(公告)日:2024-04-11
申请号:US18530832
申请日:2023-12-06
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , STEVEN LEMKE , NHAN DO , Mark REITEN
IPC: G11C16/10 , G06F17/16 , G06N3/0442 , G06N3/063 , G11C11/54
CPC classification number: G11C16/10 , G06F17/16 , G06N3/0442 , G06N3/063 , G11C11/54 , G11C2216/04
Abstract: In one example, a method comprises applying a first programming pulse to a terminal of a selected non-volatile memory cell; and applying a second programming pulse to the terminal of the selected non-volatile memory cell, wherein a magnitude of a voltage the second programming pulse is equal to or lower than a magnitude of a voltage of the first programming pulse; wherein the selected non-volatile memory cell is programmed to a target value by the first programming pulse and the second programming pulse.
-
公开(公告)号:US20240112729A1
公开(公告)日:2024-04-04
申请号:US18076129
申请日:2022-12-06
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van TRAN , Stephen TRINH , Stanley HONG , Thuan VU , Anh LY , Fan LUO
CPC classification number: G11C11/5628 , G06N3/04 , G11C11/5671 , G11C16/10 , G11C2216/04
Abstract: Numerous examples are disclosed of programming multiple rows in an array in an artificial neural network as part of a single programming operation. In one example, a method comprises ramping up an output of a high voltage generator to a first voltage level; while maintaining the output of the high voltage generator at the first voltage level, programming a plurality of words of K rows of memory cells in an array of memory cells using the output of the high voltage generator, where K>1; and after the programming, ramping down the output of the high voltage generator to a second voltage level.
-
公开(公告)号:US20240105263A1
公开(公告)日:2024-03-28
申请号:US18536123
申请日:2023-12-11
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van TRAN , Thuan VU , Stanley HONG , Stephen TRINH , Anh LY , Nhan DO , Mark REITEN
CPC classification number: G11C16/08 , G11C11/54 , G11C16/24 , G11C2216/04
Abstract: In one example, a non-volatile memory system comprises an array of non-volatile memory cells arranged in rows and columns, each non-volatile memory cell comprising a source and a drain; a plurality of bit lines, each of the plurality of bit lines coupled to the drain of each non-volatile memory cell in a column of non-volatile memory cells; a source line coupled to the source of each non-volatile memory cell; and an adaptive bias decoder for providing a voltage to a word line of the array during an operation, wherein the adaptive bias decoder adjusts the voltage provided to the word line in response to changes in a voltage of the source line.
-
-
-
-
-
-
-
-
-