Self-aligned via and air gap
    23.
    发明授权
    Self-aligned via and air gap 有权
    自对准通孔和气隙

    公开(公告)号:US09368395B1

    公开(公告)日:2016-06-14

    申请号:US14270660

    申请日:2014-05-06

    Abstract: Provided are approaches for forming a self-aligned via and an air gap within a semiconductor device. Specifically, one approach produces a device having: a first metal line beneath a second metal line within an ultra low-k (ULK) dielectric, the first metal line connected to the second metal line by a first via; a dielectric capping layer formed over the second metal line; a third metal line within first and second via openings formed within a ULK fill material formed over the dielectric capping layer, wherein the third metal line within the first via opening extends to a top surface of the dielectric capping layer, and wherein the third metal line within the second via opening is connected to the second metal by a second via passing through the dielectric capping layer; and an air gap formed between the third metal line within the first and seconds via openings.

    Abstract translation: 提供了用于在半导体器件内形成自对准通孔和气隙的方法。 具体地,一种方法产生一种器件,其具有:在超低k(ULK)电介质中的第二金属线下方的第一金属线,所述第一金属线通过第一通孔连接到所述第二金属线; 形成在所述第二金属线上的电介质覆盖层; 形成在形成在电介质覆盖层上的ULK填充材料内的第一和第二通孔内的第三金属线,其中第一通孔开口内的第三金属线延伸到介电覆盖层的顶表面,并且其中第三金属线 在第二通孔开口内通过穿过电介质盖层的第二通孔连接到第二金属; 以及形成在第一和第二通孔之间的第三金属线之间的气隙。

    PRECUT METAL LINES
    26.
    发明申请
    PRECUT METAL LINES 有权
    PRECUT金属线

    公开(公告)号:US20160056075A1

    公开(公告)日:2016-02-25

    申请号:US14463801

    申请日:2014-08-20

    Abstract: Embodiments of the present invention provide a method for cuts of sacrificial metal lines in a back end of line structure. Sacrificial Mx+1 lines are formed above metal Mx lines. A line cut lithography stack is deposited and patterned over the sacrificial Mx+1 lines and a cut cavity is formed. The cut cavity is filled with dielectric material. A selective etch process removes the sacrificial Mx+1 lines, preserving the dielectric that fills in the cut cavity. Precut metal lines are then formed by depositing metal where the sacrificial Mx+1 lines were removed. Thus embodiments of the present invention provide precut metal lines, and do not require metal cutting. By avoiding the need for metal cutting, the risks associated with metal cutting are avoided.

    Abstract translation: 本发明的实施例提供了一种在线结构后端切割牺牲金属线的方法。 牺牲Mx + 1线形成在金属Mx线之上。 在牺牲Mx + 1线上沉积并图案化切割光刻叠层并形成切割腔。 切割腔填充有介电材料。 选择性蚀刻工艺去除牺牲Mx + 1线,保留填充切割腔的电介质。 然后通过沉积除去牺牲Mx + 1线的金属形成预切割的金属线。 因此,本发明的实施例提供预切割金属线,并且不需要金属切割。 通过避免金属切割的需要,避免与金属切割相关的风险。

    MERGED GATE AND SOURCE/DRAIN CONTACTS IN A SEMICONDUCTOR DEVICE
    29.
    发明申请
    MERGED GATE AND SOURCE/DRAIN CONTACTS IN A SEMICONDUCTOR DEVICE 有权
    半导体器件中的合并门和源/漏极联系

    公开(公告)号:US20150340467A1

    公开(公告)日:2015-11-26

    申请号:US14282089

    申请日:2014-05-20

    Abstract: Provided are approaches for forming merged gate and source/drain (S/D) contacts in a semiconductor device. Specifically, one approach provides a dielectric layer over a set of gate structures formed over a substrate; a set of source/drain (S/D) openings patterned in the dielectric layer between the gate structures; a fill material formed over the gate structures, including within the S/D openings; and a set of gate openings patterned over the gate structures, wherein a portion of the dielectric layer directly adjacent the fill material formed within one of the S/D openings is removed. The fill material is then removed, selective to the dielectric layer, and a metal material is deposited over the semiconductor device to form a set of gate contacts within the gate openings, and a set of S/D contacts within the S/D openings, wherein one of the gate contacts and one of the S/D contacts are merged.

    Abstract translation: 提供了在半导体器件中形成合并的栅极和源极/漏极(S / D)触点的方法。 具体地,一种方法提供了在衬底上形成的一组栅极结构上的介电层; 在栅极结构之间的电介质层中图案化的一组源/漏(S / D)开口; 形成在栅极结构之上的填充材料,包括在S / D开口内; 以及在栅极结构上图案化的一组栅极开口,其中除去形成在S / D开口之一内的与填充材料直接相邻的电介质层的一部分。 然后去除填充材料,对电介质层有选择性,并且在半导体器件上沉积金属材料以在栅极开口内形成一组栅极触点,以及S / D开口内的一组S / D触点, 其中一个栅极触点和一个S / D触点被合并。

    METAL GATE STRUCTURE AND METHOD OF FORMATION
    30.
    发明申请
    METAL GATE STRUCTURE AND METHOD OF FORMATION 有权
    金属门结构和形成方法

    公开(公告)号:US20150340461A1

    公开(公告)日:2015-11-26

    申请号:US14282257

    申请日:2014-05-20

    Abstract: Embodiments of the present invention provide a metal gate structure and method of formation. In the replacement metal gate (RMG) process flow, the gate cut process is performed after the metal gate is formed. This allows for a reduced margin between the end of the gate and an adjacent fin. It enables a thinner sacrificial layer on top of the dummy gate, since the gate cut step is deferred. The thinner sacrificial layer improves device quality by reducing the adverse effect of shadowing during implantation. Furthermore, in this process flow, the work function metal layer is terminated along the semiconductor substrate by a capping layer, which reduces undesirable shifts in threshold voltage that occurred in prior methods and structures.

    Abstract translation: 本发明的实施例提供一种金属栅极结构和形成方法。 在替代金属栅极(RMG)工艺流程中,栅极切割工艺在金属栅极形成之后进行。 这允许在门的末端和相邻鳍之间减小边缘。 它能够在虚拟栅极顶部形成更薄的牺牲层,因为栅极切割步骤被推迟。 更薄的牺牲层通过减少植入期间阴影的不利影响来提高器件质量。 此外,在该工艺流程中,功函数金属层通过封盖层沿着半导体衬底终止,这降低了在现有方法和结构中发生的阈值电压的不期望的移动。

Patent Agency Ranking